

# 20 V, 1 A, Ultra-Low Noise, Ultra-High PSRR Linear Regulator with VIOC Control

#### **FEATURES**

- Ultra-low output RMS noise: 1.0 µV rms (10 Hz to 100 kHz)
- Ultra-low output noise spectral density:  $3 \text{ nV}/\sqrt{\text{Hz}}$  at 10 kHz
- Ultra-low 1/f noise: 8 µV p-p (0.1 Hz to 10 Hz)
- ▶ Ultra-high PSRR: 80 dB at 1 MHz
- ▶ Output current: 1 A
- ▶ Wide input voltage range: 2.2 V to 20 V
- ▶ Single capacitor improves noise and PSRR
- ▶ SET pin current: 100 µA, ±0.5% initial accuracy
- VIOC pin to manage power dissipation
- ▶ Single resistor programs output voltage
- Programmable current limit
- Low-dropout voltage: 310 mV
- Output voltage range: 0.2 V to 15 V
- Programmable power good
- Fast start-up capability
- Precision enable/UVLO
- Parallelable for lower noise and higher current
- Internal current limit with foldback
- ▶ Minimum output capacitor: 2 parallel 10 µF ceramic
- ► Compact, low profile, 14-lead, 4 mm × 3 mm, DFN package

#### **APPLICATIONS**

- RF power supplies: phase-locked loops, voltage-controlled oscillators, mixers, low-noise amplifiers, and power amplifiers
- Low-noise instrumentation
- High-speed and high-precision data converters
- Medical applications: imaging and diagnostics
- Postregulator for switching supplies

#### **TYPICAL APPLICATION**



Figure 1. Typical Application

#### Rev. 0

DOCUMENT FEEDBACK

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

50

#### **GENERAL DESCRIPTION**

The LT3041 is a high-performance, low-dropout linear regulator featuring Analog Devices, Inc., ultra-low noise and ultra-high power supply rejection ratio (PSRR) architecture for powering noise-sensitive applications. Designed as a precision-current reference followed by a high-performance voltage buffer, the LT3041 can be easily paralleled to further reduce noise, increase output current, and spread heat on the printed circuit board (PCB).

The LT3041 supplies 1 A at a typical 310 mV dropout voltage. The operating quiescent current is nominally 4.3 mA and drops to 18  $\mu$ A in shutdown. The wide output voltage range (0.2 V to 15 V) of the LT3041 maintained by the unity-gain operation provides virtually constant output noise, PSRR, bandwidth, and load regulation, independent of the programmed output voltage. Additionally, the regulator features VIOC, programmable current limit, fast start-up capability, and programmable power good to indicate output-voltage regulation.

Built-in protection includes reverse-battery protection, reverse-current protection, internal current limit with foldback, and thermal limit with hysteresis. The LT3041 is available in a thermally enhanced, 14-lead 4 mm × 3 mm, DFN package.



Figure 2. PSRR vs. Frequency

| Features                                    | 1    |
|---------------------------------------------|------|
| Applications                                | 1    |
| Typical Application                         | 1    |
| General Description                         | 1    |
| Specifications                              |      |
| Electrical Characteristics                  | 3    |
| Absolute Maximum Ratings                    | 6    |
| ESD Caution                                 | 6    |
| Pin Configuration and Function Descriptions | 7    |
| Typical Performance Characteristics         | 9    |
| Theory of Operation                         | .20  |
| Applications Information                    | . 21 |
| Output Voltage                              | .21  |
| Output Sensing and Stability                | . 22 |
| Stability and Output Capacitance            | . 22 |
| High Vibration Environments                 | .23  |
| Stability and Input Capacitance             | .23  |
| PSRR and Input Capacitance                  | . 24 |
| Filtering High-Frequency Spikes             | . 24 |
| Output Noise                                | . 24 |
| SET Pin (Bypass) Capacitance: Noise,        |      |
| PSRR, Transient Response, and Soft-Start    | . 24 |

| Fast Startup                              | 25 |
|-------------------------------------------|----|
| EN/UV                                     | 25 |
| Programmable Power Good                   | 25 |
| Externally Programmable Current Limit     | 25 |
| Output Overshoot Recovery                 | 25 |
| Direct Paralleling for Higher Current     | 25 |
| PCB Layout Considerations                 | 26 |
| High-Efficiency Linear Regulator: Voltage |    |
| Input-to-Output Control (VIOC)            | 26 |
| Typical VIOC Application                  | 27 |
| Thermal Considerations                    | 29 |
| Calculating Junction Temperature          | 29 |
| Overload Recovery                         | 29 |
| Protection Features                       | 30 |
| Typical Applications                      | 31 |
| Related Products                          | 35 |
| Outline Dimensions                        | 36 |
| Ordering Guide                            | 36 |
| Evaluation Boards                         | 36 |

## **REVISION HISTORY**

10/2022—Revision 0: Initial Version

## SPECIFICATIONS

## **ELECTRICAL CHARACTERISTICS**

 $T_J = -40^{\circ}$ C to +125°C for the minimum and maximum values,  $T_A = 25^{\circ}$ C for the typical values, output capacitance ( $C_{OUT}$ ) = two parallel 10  $\mu$ F ceramic capacitors, and SET capacitance ( $C_{SET}$ ) = 4.7  $\mu$ F, unless otherwise noted.

| Parameter                                                                                  | Test Conditions/Comments                                                                                                                                        | Min  | Тур   | Max   | Unit   |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|--------|
| INPUT VOLTAGE RANGE                                                                        |                                                                                                                                                                 | 2.2  |       | 20    | V      |
| MINIMUM IN PIN VOLTAGE <sup>1</sup>                                                        | Input-voltage (VIN) undervoltage lockout (UVLO) rising                                                                                                          |      | 2     | 2.2   | V      |
|                                                                                            | V <sub>IN</sub> UVLO hysteresis                                                                                                                                 |      | 80    |       | mV     |
| OUTPUT VOLTAGE RANGE                                                                       | V <sub>IN</sub> > output voltage (V <sub>OUT</sub> )                                                                                                            | 0.2  |       | 15    | V      |
| SET PIN CURRENT (I <sub>SET</sub> )                                                        | V <sub>IN</sub> = 2.2 V, I <sub>L</sub> = 1 mA, V <sub>OUT</sub> = 1.3 V, T <sub>A</sub> = 25°C                                                                 | 99.5 | 100   | 100.5 | μA     |
|                                                                                            | 2.2 V < V <sub>IN</sub> < 20 V, 0.2 V < V <sub>OUT</sub> < 15 V, 1 mA < $I_L$ < 1 A <sup>2</sup>                                                                | 99   | 100   | 101   | μA     |
| FAST STARTUP I <sub>SET</sub>                                                              | PGFB voltage ( $V_{PGFB}$ ) = 289 mV, $V_{IN}$ = 2.8 V, SET voltage ( $V_{SET}$ ) = 1.3 V                                                                       |      | 10    |       | mA     |
| OUTPUT OFFSET VOLTAGE, V <sub>OS</sub> (V <sub>OUT</sub> – V <sub>SET</sub> ) <sup>3</sup> | V <sub>IN</sub> = 2.2 V, I <sub>L</sub> = 1 mA, V <sub>OUT</sub> = 1.3 V, T <sub>A</sub> = 25°C                                                                 | -1   |       | +1    | mV     |
|                                                                                            | $2.2 \text{ V} < \text{V}_{\text{IN}} < 20 \text{ V}, 0.2 \text{ V} < \text{V}_{\text{OUT}} < 15 \text{ V}, 1 \text{ mA} < \text{I}_{\text{L}} < 1 \text{ A}^2$ | -2   |       | +2    | mV     |
| LINE REGULATION                                                                            |                                                                                                                                                                 |      |       |       |        |
| ΔI <sub>SET</sub>                                                                          | $V_{IN}$ = 2.2 V to 20 V, I <sub>L</sub> = 1 mA, V <sub>OUT</sub> = 1.3 V                                                                                       |      | 0.1   | ±12   | nA/V   |
| ΔV <sub>OS</sub>                                                                           | $V_{IN} = 2.2 \text{ V to } 20 \text{ V}, I_L = 1 \text{ mA}, V_{OUT} = 1.3 \text{ V}^3$                                                                        |      | 1.5   | ±30   | μV/V   |
| LOAD REGULATION                                                                            |                                                                                                                                                                 |      |       |       |        |
| ΔI <sub>SET</sub>                                                                          | $I_{L}$ = 1 mA to 1 A, $V_{IN}$ = 2.2 V, $V_{OUT}$ = 1.3 V                                                                                                      |      | 3     |       | nA     |
| ΔV <sub>OS</sub>                                                                           | $I_L = 1 \text{ mA to } 1 \text{ A}, V_{IN} = 2.2 \text{ V}, V_{OUT} = 1.3 \text{ V}^3$                                                                         |      | 0.1   | 0.8   | mV     |
| CHANGE IN I <sub>SET</sub> WITH V <sub>SET</sub> <sup>4</sup>                              | $V_{SET} = 1.3$ V to 15 V, $V_{IN} = 20$ V, $I_L = 1$ mA                                                                                                        |      | 140   | 500   | nA     |
|                                                                                            | $V_{SET} = 0.2 \text{ V to } 0.75 \text{ V}, V_{IN} = 20 \text{ V}, I_L = 1 \text{ mA}$                                                                         |      | 10    | 200   | nA     |
| CHANGE IN V <sub>OS</sub> WITH V <sub>SET</sub> <sup>4</sup>                               | V <sub>SET</sub> = 1.3 V to 15 V, V <sub>IN</sub> = 20 V, I <sub>I</sub> = 1 mA <sup>3</sup>                                                                    |      | 0.06  | 0.6   | mV     |
|                                                                                            | $V_{SET} = 0.2 \text{ V to } 0.75 \text{ V}, V_{IN} = 20 \text{ V}, I_L = 1 \text{ mA}^3$                                                                       |      | 0.004 | 0.2   | mV     |
| ERROR-AMPLIFIER SWITCHOVER POINT                                                           | $V_{IN} = 2.2 \text{ V}, I_L = 1 \text{ mA}, V_{SET} \text{ rising}$                                                                                            |      | 946   |       | mV     |
| PNP to NPN Input-Pair Switchover                                                           | $V_{IN} = 2.2 \text{ V}, I_L = 1 \text{ mA}, V_{SET} \text{ falling}$                                                                                           |      | 922   |       | mV     |
|                                                                                            | Hysteresis                                                                                                                                                      |      | 24    |       | mV     |
| DROPOUT VOLTAGE <sup>5</sup>                                                               | I <sub>L</sub> = 1 mA and 100 mA, T <sub>A</sub> = 25°C                                                                                                         |      | 290   | 370   | mV     |
|                                                                                            | $I_{I} = 1 \text{ mA and } 100 \text{ mA}$                                                                                                                      |      |       | 460   | mV     |
|                                                                                            | I <sub>L</sub> = 500 mA, T <sub>A</sub> = 25°C                                                                                                                  |      | 290   | 380   | mV     |
|                                                                                            | $I_{L} = 500 \text{ mA}$                                                                                                                                        |      |       | 470   | mV     |
|                                                                                            | $I_{I} = 1 \text{ A}, T_{A} = 25^{\circ}\text{C}$                                                                                                               |      | 310   | 390   | mV     |
|                                                                                            | $I_L = 1 A$                                                                                                                                                     |      |       | 480   | mV     |
| GND PIN CURRENT, $V_{IN} = V_{OUT (NOMINAL)}^{6}$                                          | $I_L = 10 \ \mu A$                                                                                                                                              |      | 4.3   |       | mA     |
|                                                                                            | $I_L = 1 \text{ mA}$                                                                                                                                            |      | 4.4   | 7     | mA     |
|                                                                                            | I <sub>L</sub> = 100 mA                                                                                                                                         |      | 7     | 13    | mA     |
|                                                                                            | $I_{L} = 500 \text{ mA}$                                                                                                                                        |      | 16    | 25    | mA     |
|                                                                                            | I <sub>L</sub> = 1 A                                                                                                                                            |      | 32    | 50    | mA     |
| OUTPUT NOISE <sup>3, 7</sup>                                                               | I <sub>L</sub> = 1 A, frequency = 10 Hz, C <sub>SET</sub> = 0.47 μF, V <sub>OUT</sub> = 3.3<br>V                                                                |      | 287   |       | nV/√Hz |
|                                                                                            | I <sub>L</sub> = 1 A, frequency = 10 Hz, C <sub>SET</sub> = 4.7 $\mu$ F, 1.3 V ≤ V <sub>OUT</sub> ≤ 15 V                                                        |      | 36    |       | nV/√Hz |
|                                                                                            | I <sub>L</sub> = 1 A, frequency = 10 kHz, $C_{SET}$ = 0.47 µF, 1.3 V ≤ $V_{OUT}$ ≤ 15 V                                                                         |      | 3     |       | nV/√Hz |
|                                                                                            | $I_L$ = 1 A, frequency = 10 kHz, $C_{SET}$ = 0.47 µF, 0.2 V ≤ $V_{OUT}$ < 1.3 V                                                                                 |      | 9     |       | nV/√Hz |

#### Table 1. Electrical Characteristics

| Parameter                                                                                                                                       | Test Conditions/Comments                                                                                                      | Min  | Тур   | Max  | Unit    |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-------|------|---------|
| OUTPUT RMS NOISE <sup>3, 7</sup>                                                                                                                | $ $ I_L = 1 A, bandwidth = 10 Hz to 100 kHz, $C_{SET}$ = 0.47 $\mu F,$ $V_{OUT}$ = 3.3 V                                      |      | 2.2   |      | μV rms  |
|                                                                                                                                                 | I <sub>L</sub> = 1 A, bandwidth = 10 Hz to 100 kHz, C <sub>SET</sub> = 4.7 $\mu$ F, 1.3 V $\leq$ V <sub>OUT</sub> $\leq$ 15 V |      | 1.0   |      | μV rms  |
|                                                                                                                                                 | $I_L$ = 1 A, bandwidth = 10 Hz to 100 kHz, $C_{SET}$ = 4.7 $\mu F,$ 0.2 V $\leq V_{OUT}$ < 1.3 V                              |      | 2.3   |      | μV rms  |
| DUTPUT PEAK-TO-PEAK 1/F NOISE <sup>3, 7</sup>                                                                                                   | $I_L$ = 1 A, bandwidth = 0.1 Hz to 10 Hz, $C_{SET}$ = 4.7 $\mu F,$ $V_{OUT}$ = 3.3 V                                          |      | 25    |      | µV р-р  |
|                                                                                                                                                 | $I_L$ = 1 A, bandwidth = 0.1 Hz to 10 Hz, $C_{SET}$ = 22 $\mu F,$ $V_{OUT}$ = 3.3 V                                           |      | 8     |      | µV р-р  |
| REFERENCE CURRENT RMS OUTPUT NOISE <sup>3, 7</sup>                                                                                              | Bandwidth = 10 Hz to 100 kHz                                                                                                  |      | 6     |      | nA rms  |
| POWER-SUPPLY REJECTION RATIO (PSRR)                                                                                                             |                                                                                                                               |      |       |      |         |
| $1.3 \text{ V} \le \text{V}_{\text{OUT}} \le 15 \text{ V} (\text{V}_{\text{IN}} - \text{V}_{\text{OUT}} = 1.7 \text{ V} (\text{Avg})^{3, 7})$   | Ripple voltage ( $V_{RIPPLE}$ ) = 500 mV p-p, ripple frequency ( $f_{RIPPLE}$ ) = 120 Hz, I <sub>L</sub> = 1 A                |      | 100   |      | dB      |
|                                                                                                                                                 | V <sub>RIPPLE</sub> = 150 mV p-p, f <sub>RIPPLE</sub> = 10 kHz, I <sub>L</sub> = 1 A                                          |      | 90    |      | dB      |
|                                                                                                                                                 | $V_{RIPPLE}$ = 150 mV p-p, f <sub>RIPPLE</sub> = 100 kHz, I <sub>L</sub> = 1 A                                                |      | 77    |      | dB      |
|                                                                                                                                                 | V <sub>RIPPLE</sub> = 150 mV p-p, f <sub>RIPPLE</sub> = 1 MHz, I <sub>L</sub> = 1 A                                           |      | 70    |      | dB      |
|                                                                                                                                                 | V <sub>RIPPLE</sub> = 80 mV p-p, f <sub>RIPPLE</sub> = 10 MHz, I <sub>L</sub> = 1 A                                           |      | 56    |      | dB      |
| $0.2 \text{ V} \le \text{V}_{\text{OUT}} < 1.3 \text{ V} (\text{V}_{\text{IN}} - \text{V}_{\text{OUT}} = 1.7 \text{ V} (\text{Avg}) \text{ or}$ | $V_{RIPPLE}$ = 500 mV p-p, f <sub>RIPPLE</sub> = 120 Hz, I <sub>L</sub> = 1 A                                                 |      | 102   |      | dB      |
| $V_{IN(min)} = 2.2V^{3, 7}$                                                                                                                     | V <sub>RIPPLE</sub> = 50 mV p-p, f <sub>RIPPLE</sub> = 10 kHz, I <sub>L</sub> = 1 A                                           |      | 86    |      | dB      |
|                                                                                                                                                 | V <sub>RIPPLE</sub> = 50 mV p-p, f <sub>RIPPLE</sub> = 100 kHz, I <sub>L</sub> = 1 A                                          |      | 73    |      | dB      |
|                                                                                                                                                 | $V_{RIPPLE} = 50 \text{ mV p-p}, f_{RIPPLE} = 1 \text{ MHz}, I_L = 1 \text{ A}$                                               |      | 72    |      | dB      |
|                                                                                                                                                 | $V_{\text{RIPPLE}} = 50 \text{ mV p-p}, f_{\text{RIPPLE}} = 10 \text{ MHz}, I_{\text{L}} = 1 \text{ A}$                       |      | 60    |      | dB      |
| EN/UV PIN                                                                                                                                       |                                                                                                                               |      |       |      |         |
| Threshold                                                                                                                                       | EN/UV trip-point rising (turn-on), V <sub>IN</sub> = 2.2 V                                                                    | 1.20 | 1.28  | 1.36 | V       |
|                                                                                                                                                 |                                                                                                                               | 1.20 | 1.20  | 1.50 |         |
| Hysteresis                                                                                                                                      | EN/UV trip-point hysteresis, $V_{IN} = 2.2 V$                                                                                 |      | 110   |      | mV      |
| Current (I <sub>EN/UV</sub> )                                                                                                                   | EN/UV voltage ( $V_{EN/UV}$ ) = 0 V, $V_{IN}$ = 20 V                                                                          |      |       | ±1   | μA      |
|                                                                                                                                                 | $V_{EN/UV} = 1.28 \text{ V}, V_{IN} = 20 \text{ V}$                                                                           |      | 0.003 |      | μA      |
|                                                                                                                                                 | $V_{EN/UV} = 20 V, V_{IN} = 0 V$                                                                                              |      | 1.5   | 8    | μA      |
| QUIESCENT CURRENT IN SHUTDOWN (V <sub>EN/UV</sub> = 0 V)                                                                                        | V <sub>IN</sub> = 6 V, T <sub>A</sub> = 25°C                                                                                  |      | 18    | 40   | μA      |
|                                                                                                                                                 | V <sub>IN</sub> = 6 V                                                                                                         |      |       | 100  | μA      |
| CURRENT LIMIT                                                                                                                                   |                                                                                                                               |      |       |      |         |
| Internal <sup>8</sup>                                                                                                                           | V <sub>IN</sub> = 2.2 V, V <sub>OUT</sub> = 0 V                                                                               | 1.15 | 1.25  | 1.35 | A       |
|                                                                                                                                                 | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 0 V                                                                                |      | 1.1   |      | A       |
|                                                                                                                                                 | V <sub>IN</sub> = 20 V, V <sub>OUT</sub> = 0 V                                                                                | 200  | 340   | 520  | mA      |
| Programmable                                                                                                                                    | Programming scale factor: 2.2 V < $V_{IN}$ < 20 $V^9$                                                                         |      | 150   |      | mA × kΩ |
|                                                                                                                                                 | $V_{\text{IN}}$ = 2.2 V, $V_{\text{OUT}}$ = 0 V, $R_{\text{ILIM}}$ = 150 $\Omega$                                             | 0.9  | 1     | 1.1  | A       |
|                                                                                                                                                 | $V_{\text{IN}}$ = 2.2V, $V_{\text{OUT}}$ = 0 V, $R_{\text{ILIM}}$ = 300 $\Omega$                                              | 450  | 500   | 550  | mA      |
| PGFB PIN                                                                                                                                        |                                                                                                                               |      |       |      |         |
| Trip Point                                                                                                                                      | PGFB trip-point rising                                                                                                        | 292  | 302   | 312  | mV      |
| Hysteresis                                                                                                                                      | PGFB trip-point hysteresis                                                                                                    |      | 7     |      | mV      |
| Current (I <sub>PGFB</sub> )                                                                                                                    | V <sub>IN</sub> = 2.2V, V <sub>PGFB</sub> = 300 mV                                                                            |      | 25    |      | nA      |
| PG PIN                                                                                                                                          |                                                                                                                               |      |       |      |         |
| Output Low Voltage                                                                                                                              | PG current (I <sub>PG</sub> ) = 100 μA                                                                                        |      | 40    | 120  | mV      |
| Leakage Current                                                                                                                                 | PG voltage ( $V_{PG}$ ) = 20 V                                                                                                |      |       | 1    | μA      |
| REVERSE CURRENT                                                                                                                                 |                                                                                                                               |      |       |      |         |
| Input                                                                                                                                           | V <sub>IN</sub> = -20 V, V <sub>EN/UV</sub> = 0 V, V <sub>OUT</sub> = 0 V, V <sub>SET</sub> = 0 V                             |      |       | 200  | μA      |
| Outout                                                                                                                                          | $V_{\rm IN} = 0.000$ = 5.0 SET = open T = 25°C                                                                                |      | 10    | 1000 |         |

 $V_{IN}$  = 0 V,  $V_{OUT}$  = 5 V, SET = open,  $T_A$  = 25°C

Output

16

1000

μA

## **SPECIFICATIONS**

#### Table 1. Electrical Characteristics

| Parameter                       | Test Conditions/Comments                                                                                                                                                                                                                                                                                | Min | Тур   | Max | Unit |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| THERMAL SHUTDOWN                | T <sub>J</sub> rising                                                                                                                                                                                                                                                                                   |     | 169   |     | °C   |
|                                 | Hysteresis                                                                                                                                                                                                                                                                                              |     | 5     |     | °C   |
| START-UP TIME                   | $V_{OUT\ (NOM)}$ = 5 V, I_ = 1 A, $C_{SET}$ = 0.47 $\mu$ F, $V_{IN}$ = 6 V, $V_{PGFB}$ = 6 V                                                                                                                                                                                                            |     | 55    |     | ms   |
|                                 | $V_{OUT\ (NOM)}$ = 5 V, I_L = 1 A, $C_{SET}$ = 4.7 $\mu$ F, $V_{IN}$ = 6 V, $V_{PGFB}$ = 6 V                                                                                                                                                                                                            |     | 550   |     | ms   |
|                                 | $ \begin{array}{l} V_{OUT\;(NOM)} = 5 \; V, \; I_L = 1 \; A, \; C_{SET} = 4.7 \; \mu F, \; V_{IN} = 6 \; V, \\ Power-Good \; 1 \; resistance \; (R_{PG1}) = 50 \; k\Omega, \; Power-Good \; 2 \\ resistance \; (R_{PG2}) = 700 \; k\Omega \; (with \; fast \; startup \; to \; 90\% \; of \end{array} $ |     | 10    |     | ms   |
|                                 | V <sub>OUT</sub> )                                                                                                                                                                                                                                                                                      |     |       |     |      |
| THERMAL REGULATION              | 10 ms pulse                                                                                                                                                                                                                                                                                             |     | -0.01 |     | %/W  |
| DIFFERENTIAL VIOC <sup>10</sup> | VIOC amplifier gain                                                                                                                                                                                                                                                                                     |     | 1     |     | V/V  |
|                                 | VIOC pin voltage range: $V_{OUT}$ > VIOC voltage ( $V_{VIOC}$ ) + 0.6 V                                                                                                                                                                                                                                 | 1   |       | 4   | V    |
|                                 | VIOC pin voltage: V <sub>OUT</sub> ≤ 1.5 V, V <sub>IN</sub> = 2.5 V                                                                                                                                                                                                                                     |     | 1     |     | V    |
|                                 | VIOC pin source current                                                                                                                                                                                                                                                                                 | 300 |       |     | μA   |
|                                 | VIOC pin sink current: V <sub>IN</sub> ≥ 2.5 V                                                                                                                                                                                                                                                          |     |       | 2   | μA   |

<sup>1</sup> The EN/UV pin threshold must be met to ensure device operation.

<sup>2</sup> The maximum T<sub>J</sub> limits operating conditions. The regulated output-voltage specification does not apply for all possible combinations of input voltage and output current, especially due to the internal current-limit foldback, which starts to decrease current limit at V<sub>IN</sub> – V<sub>OUT</sub> > 11 V. If operating at the maximum output current, limit the input-voltage range. If operating at the maximum input voltage, limit the output-current range.

- <sup>3</sup> OUTS ties directly to OUT.
- <sup>4</sup> Changes in I<sub>SET</sub> and V<sub>OS</sub> with V<sub>SET</sub> are tested at 0.2V, 0.75V, 1.3V, and 15V to insure operation over the 0.2V to 15V SET pin voltage range.
- <sup>5</sup> The dropout voltage is the minimum input-to-output differential voltage needed to maintain regulation at a specified output current. The dropout voltage is measured when output is 1% out of regulation. This definition results in a higher dropout voltage compared to hard dropout, which is measured when V<sub>IN</sub> = V<sub>OUT (NOMINAL)</sub>. For output voltages less than 1.7 V, the dropout voltage is limited by the minimum input-voltage specification. See Figure 18 for the dropout voltage as a function of the output current and for temperature see Figure 19, which was measured in a typical application circuit.
- <sup>6</sup> The GND pin current is tested with V<sub>IN</sub> = V<sub>OUT (NOMINAL)</sub> and a current source load. Therefore, the LT3041 is tested while operating in dropout, which is the worst-case GND pin current. The GND pin current decreases at higher input voltages. Note that the GND pin current does not include the SET pin or the ILIM pin current; however, quiescent current does include the SET and ILIM pins.
- <sup>7</sup> Adding a capacitor across the SET pin resistor decreases the output voltage noise. Adding this capacitor bypasses the thermal noise of the resistor on the SET pin as well as the noise of the reference current. The output noise then equals the error-amplifier noise. Use of a SET pin bypass capacitor also increases the start-up time.
- <sup>8</sup> The internal back-up current-limit circuitry incorporates foldback protection that decreases current limit for V<sub>IN</sub> V<sub>OUT</sub> > 11 V. Some level of output current is provided at all V<sub>IN</sub> V<sub>OUT</sub> differential voltages. See Figure 32 for the current limit as a function of V<sub>IN</sub> V<sub>OUT</sub>.
- <sup>9</sup> The current-limit programming scale factor is specified while the internal backup current limit is not active. Note that the internal current limit has foldback protection for V<sub>IN</sub> V<sub>OUT</sub> differentials greater than 11 V.
- <sup>10</sup> The VIOC buffer outputs a voltage equal to  $V_{IN} V_{OUT}$  or  $V_{IN} 1.5$  V for  $V_{OUT} \le 1.5$  V. See Figure 70 and the High-Efficiency Linear Regulator: Voltage Input-to-Output Control (VIOC) section for further information. Set the source current of the VIOC pin between 10  $\mu$ A and 300  $\mu$ A.

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 2. Absolute Maximum Ratings

| Parameter                                             | Value           |
|-------------------------------------------------------|-----------------|
| IN Pin Voltage                                        | ±22 V           |
| VIOC Pin Voltage <sup>1</sup>                         | –0.3 V to +4 V  |
| EN/UV Pin Voltage                                     | ±22 V           |
| IN-to-EN/UV Differential                              | ±22 V           |
| PG Pin Voltage <sup>1</sup>                           | –0.3 V, +22 V   |
| ILIM Pin Voltage <sup>1</sup>                         | –0.3 V, +1 V    |
| PGFB Pin Voltage <sup>1</sup>                         | –0.3 V, +22 V   |
| PGFB Pin Current                                      | ±20 mA          |
| SET Pin Voltage <sup>1</sup>                          | –0.3 V, +16 V   |
| SET Pin Current <sup>2</sup>                          | ±20 mA          |
| OUTS Pin Voltage <sup>1</sup>                         | –0.3 V, +16 V   |
| OUTS Pin Current <sup>2</sup>                         | ±20 mA          |
| OUT Pin Voltage <sup>1</sup>                          | –0.3 V, +16 V   |
| OUT-to-OUTS Differential <sup>3</sup>                 | ±1.2 V          |
| IN-to-OUT Differential                                | ±22 V           |
| IN-to-OUTS Differential                               | ±22 V           |
| Output Short-Circuit Duration                         | Indefinite      |
| Temperature                                           |                 |
| Operating T <sub>J</sub> Range <sup>4</sup> , A Grade | -40°C to +125°C |
| Storage Range                                         | -65°C to +150°C |

<sup>1</sup> Parasitic diodes exist internally between the VIOC, ILIM, PG, PGFB, SET, OUTS, and OUT pins and the GND pin. Do not drive the VIOC, ILIM, PG, PGFB, SET, OUTS, and OUT pins more than 0.3 V less than the GND pin during a fault condition. The VIOC, ILIM, PG, PGFB, SET, OUTS, and OUT pins must remain at a voltage more positive than GND during normal operation.

- $^2\,$  SET and OUTS pins are clamped using diodes and two 25  $\Omega$  series resistors. For less than 5 ms transients, this clamp circuitry can carry more than the rated current. Refer to Figure 70 and the Protection Features section for more information.
- <sup>3</sup> Maximum OUT-to-OUTS differential is guaranteed by design.
- <sup>4</sup> The LT3041 is tested and specified under pulse load conditions such that  $T_J \approx T_A$ . The LT3041 is tested at  $T_A = 25^{\circ}$ C. Performance of the LT3041 over the full –40°C to 125°C operating temperature range is assured by design, characterization, and correlation with statistical process controls. The LT3041 is guaranteed over the full –40°C to 125°C operating  $T_J$  range.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**

|                                                                                                                                                                                                                                                 | ,              |      |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|--|--|--|--|
| IN                                                                                                                                                                                                                                              | [D] ( ) (4]    | OUT  |  |  |  |  |
| IN                                                                                                                                                                                                                                              | 2) (13         | OUT  |  |  |  |  |
| IN                                                                                                                                                                                                                                              | 3) LT3041 🗔    | OUTS |  |  |  |  |
| VIOC                                                                                                                                                                                                                                            | (Not to Scale) | GND  |  |  |  |  |
| EN/UV                                                                                                                                                                                                                                           | 5              | GND  |  |  |  |  |
| PG                                                                                                                                                                                                                                              | <u>6</u> ) (9  | SET  |  |  |  |  |
| ILIM                                                                                                                                                                                                                                            |                | PGFB |  |  |  |  |
|                                                                                                                                                                                                                                                 |                |      |  |  |  |  |
| NOTES<br>1. EXPOSED PAD. THE EXPOSED PAD IS AN<br>1. EXPOSED PAD. THE EXPOSED PAD IS AN<br>1. EXPOSED PAD. THE EXPOSED AND THERMAL PERFORMANCE,<br>SOLDER THE EXPOSED BACKSIDE TO THE PCB<br>GROUND ADD CONNECT IT DIRECTLY TO THE<br>GNU PINS. |                |      |  |  |  |  |

Figure 3. Pin Configuration

003

#### Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3 | IN       | Input. The IN pins supply power to the regulator. The LT3041 requires a bypass capacitor at the IN pin. In general, the output impedance of a battery rises with frequency; therefore, it is best practice to include a bypass capacitor in battery-powered applications. While a 10 µF input bypass capacitor generally suffices, applications with large load transients can require higher input capacitance to prevent input-supply droop. Refer to the Stability and Input Capacitance and PSRR and Input Capacitance sections on the proper use of an input capacitor and its effect on circuit performance, in particular PSRR. The LT3041 withstands reverse voltages on IN with respect to GND, OUTS, and OUT. In the case of a reversed input, which occurs if a battery is plugged in backwards, the LT3041 acts as if a diode is in series with its input. Therefore, no reverse-current flows into the LT3041, and no negative voltage appears at the load. The device protects itself and the load. |
| 4       | VIOC     | Voltage for Input-to-Output Control. The LT3041 incorporates a tracking function to control the switching preregulator powering the LT3041. The VIOC pin is the output of this tracking function that drives the feedback (FB) pin of the preregulator to maintain the input voltage of the LT3041 at $V_{OUT}$ + $V_{VIOC}$ . This function minimizes power dissipation while maintaining PSRR performance. Refer to the High-Efficiency Linear Regulator: Voltage Input-to-Output Control (VIOC) section for further details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5       | EN/UV    | Enable and UVLO. Pulling the EN/UV pin low moves the LT3041 to shutdown mode. Quiescent current in shutdown mode drops to 18 µA and the output voltage turns off. Alternatively, the EN/UV pin can set an input-supply UVLO threshold by using a resistor-divider between IN, EN/UV, and GND. The LT3041 typically turns on when the EN/UV voltage exceeds 1.28 V on its rising edge, with a 110 mV hysteresis on its falling edge. The EN/UV pin can be driven above the input voltage and maintain proper functionality. If unused, connect EN/UV to IN. Do not float the EN/UV pin.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6       | PG       | Power Good. PG is an open-drain flag that indicates output-voltage regulation. PG pulls low if PGFB is less than 302 mV. If the power-good functionality is not needed, float the PG pin. A parasitic substrate diode exists between the PG and GND pins of the LT3041; therefore, do not drive PG more than 0.3 V less than GND during normal operation or during a fault condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7       | ILIM     | Current-Limit Programming Pin. Connecting a resistor between ILIM and GND programs the current limit. For best accuracy, Kelvin connect this resistor directly to the GND pin of the LT3041. The programming-scale factor is nominally 150 mA × $k\Omega$ . The ILIM pin sources current proportional (1:500) to the output current. Therefore, ILIM also serves as a current-monitoring pin with a 0 V to 300 mV range. If the programmable current-limit functionality is not needed, connect ILIM to GND. A parasitic substrate diode exists between the ILIM and GND pins of the LT3041; therefore, do not drive ILIM more than 0.3 V less than GND during normal operation or during a fault condition.                                                                                                                                                                                                                                                                                                      |
| 8       | PGFB     | Power-Good Feedback. The PG pin pulls high if PGFB increases beyond 302 mV on its rising edge, with 7 mV hysteresis on its falling edge.<br>Connecting an external resistor-divider between OUT, PGFB, and GND sets the programmable power-good threshold with the following transfer function: $0.302 V \times (1 + R_{PG2}/R_{PG1})$ . As discussed further in the Fast Startup section, PGFB also activates the fast start-up circuitry. Connect PGFB to IN if the power-good and fast start-up functions are not needed. In addition, if reverse-input protection is additionally required, connect the anode of a 1N4148 diode to IN and its cathode to PGFB. Refer to Figure 96 for further details. A parasitic-substrate diode exists between the PGFB and GND pins of the LT3041; therefore, do not drive PGFB more than 0.3 V less than GND during normal operation or during a fault condition.                                                                                                        |
| 9       | SET      | The Inverting Input of the Error Amplifier and the Regulation Set Point for the LT3041. SET sources precision 100 $\mu$ A current that flows through<br>an external resistor connected between SET and GND. The output voltage of the LT3041 is determined by V <sub>SET</sub> = I <sub>SET</sub> × SET resistance (R <sub>SET</sub> ).<br>The output voltage range is from 0.2 V to 15 V. Adding a capacitor from SET to GND improves noise, PSRR, and transient response at the<br>expense of an increased start-up time. For optimum load regulation, Kelvin connect the ground side of the SET pin resistor directly to the load.<br>A parasitic-substrate diode exists between the SET and GND pins of the LT3041; therefore, do not drive SET more than 0.3 V less than GND<br>during normal operation or during a fault condition.                                                                                                                                                                         |
| 10, 11  | GND      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12      | OUTS     | Output Sense. The OUTS pin is the noninverting input to the error amplifier. For optimal transient performance and load regulation, Kelvin connect OUTS directly to the output capacitor and the load. In addition, connect the GND connections of the output capacitor and the SET pin capacitor directly together. A parasitic-substrate diode exists between the OUTS and GND pins of the LT3041; therefore, do not drive OUTS more than 0.3 V less than GND during normal operation or during a fault condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

#### Table 3. Pin Function Descriptions

| Pin No. | Mnemonic   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13, 14  | OUT        | Output. The OUT pins supply power to the load. For stability, use a minimum of two 10 $\mu$ F output capacitors in parallel with an equivalent series resistance (ESR) of less than 20 m $\Omega$ and an effective series inductance (ESL) of less than 2 nH each. Large load transients require larger output capacitance to limit peak-voltage transients. Refer to the Stability and Output Capacitance section for more information on output capacitance. A parasitic-substrate diode exists between the OUT and GND pins of the LT3041; therefore, do not drive OUT more than 0.3 V less than GND during normal operation or during a fault condition. |
| 15      | EPAD (GND) | Exposed Pad. The exposed pad is an electrical connection to GND. To ensure proper electrical and thermal performance, solder the exposed backside to the PCB ground and connect it directly to the GND pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



Figure 6. Offset Voltage ( $V_{OUT} - V_{SET}$ ) vs. Temperature



Figure 9. Offset Voltage ( $V_{OUT} - V_{SET}$ ) vs. Input Voltage











Figure 12. Error Amplifier Switchover Point vs. Temperature



Figure 13. ΔI<sub>SET</sub> and ΔV<sub>OS</sub> Load Regulation vs. Temperature



Figure 14. Quiescent Current vs. Temperature (V<sub>EN/UV</sub> = V<sub>IN</sub>)



Figure 15. Quiescent Current vs. Temperature (V<sub>EN/UV</sub> = 0 V)







Figure 17. Quiescent Current vs. Output Voltage



Figure 18. Typical Dropout Voltage vs. Output Current











Figure 21. GND Pin Current vs. Output Current



Figure 22. GND Pin Current vs. Input Voltage (R<sub>L</sub> Is the Load Resistance)







Figure 24. EN/UV Turn-On Threshold vs. Temperature



Figure 25. EN/UV Pin Hysteresis vs. Temperature



Figure 26. EN/UV Pin Current vs. EN/UV Pin Voltage (Temperature Steps)



Figure 27. EN/UV Pin Current vs. EN/UV Pin Voltage (VIN Steps)



Figure 28. Negative EN/UV Pin Current vs. EN/UV Pin Voltage







Figure 30. Internal Current Limit vs. Temperature



Figure 31. Internal Current Limit vs. Temperature (Foldback)



Figure 32. Internal Current Limit vs. Input-to-Output Differential



Figure 33. Programmable Current Limit vs. Temperature (1 A)



Figure 34. Programmable Current Limit vs. Temperature (0.5 A)







Figure 36. PGFB Rising Threshold vs. Temperature



Figure 37. PGFB Hysteresis vs. Temperature



Figure 38. PG Output Low Voltage vs. Temperature



Figure 39. PG Pin Leakage Current vs. Temperature



Figure 40. ISET During Start-Up with Fast Start-Up Enabled vs. Temperature



Figure 41. I<sub>SET</sub> During Start-Up with Fast Start-Up Enabled vs. V<sub>IN</sub>-to-V<sub>SET</sub> Differential



Figure 42. Output Overshoot Recovery Sink Current vs. V<sub>OUT</sub> - V<sub>SET</sub>



Figure 43. Output Overshoot Recovery Sink Current vs. Temperature



Figure 44. Current when V<sub>OUT</sub> Forced Above V<sub>OUT (NOMINAL)</sub> vs. Output Voltage (I<sub>IN</sub> Is the Input Current, and I<sub>OUT</sub> Is the Output Current)



Figure 45. PSRR vs. Frequency (C<sub>SET</sub> Steps)



Figure 46. PSRR vs. Frequency (C<sub>OUT</sub> Steps)







Figure 48. PSRR vs. Frequency (V<sub>IN</sub> - V<sub>OUT</sub> Steps)



Figure 49. PSRR vs. Input-to-Output Differential



Figure 50. PSRR as a Function of an Error-Amplifier Input Pair vs. Frequency



Figure 51. Integrated RMS Output Noise (10 Hz to 100 kHz) vs. Load Current



Figure 52. Integrated RMS Output Noise (10 Hz to 100 kHz) vs. SET Pin Capacitance



Figure 53. Integrated RMS Output Noise (10 Hz to 100 kHz) vs. Output Voltage



Figure 54. Output Noise vs. Frequency (C<sub>SET</sub> Steps)



Figure 55. Output Noise vs. Frequency (COUT Steps)



Figure 56. Output Noise vs. Frequency (I<sub>L</sub> Steps)



Figure 57. Output Noise as a Function of an Error-Amplifier Input Pair vs. Frequency



Figure 58. Output Noise (0.1 Hz to 10 Hz) vs. Frequency



Figure 59. Output Noise: 10 Hz to 100 kHz



Figure 60. Output Noise: 0.1 Hz to 10 Hz (C<sub>SET</sub> = 4.7 µF)



Figure 61. Output Noise: 0.1 Hz to 10 Hz (C<sub>SET</sub> = 22  $\mu$ F)



Figure 62. Load-Transient Response



Figure 63. Line-Transient Response







Figure 65. Input Supply Ramp-Up and Ramp-Down



Figure 66. VIOC Voltage vs. Temperature







Figure 68. VIOC Sink Current vs. Temperature



Figure 69. VIOC Voltage vs. Output Load Current

LT3041

## THEORY OF OPERATION

Figure 70 shows the functional block diagram for the LT3041.



Figure 70. Functional Block Diagram

The LT3041 is a high-performance, low-dropout, linear regulator that features Analog Devices ultra-low noise (3 nV/ $\sqrt{Hz}$  at 10 kHz) and ultra-high PSRR (80 dB at 1 MHz) architecture for powering noise-sensitive applications. Designed as a precision-current source followed by a high-performance, rail-to-rail voltage buffer, the LT3041 can be easily paralleled to further reduce noise, increase output current, and spread heat on the PCB. The LT3041 additionally features programmable current limit, a fast start-up capability, and programmable power good.

The LT3041 is simple to use and incorporates all of the protection features expected in high-performance regulators. Included are short-circuit protection, safe-operating area protection, reverse-battery protection, reverse-current protection, and thermal shutdown with hysteresis.

In addition to the LT3041 feature set, the LT3041 incorporates a VIOC tracking function to control an upstream switching converter to maintain a constant voltage across the LT3041 and, therefore, to minimize power dissipation.

## **OUTPUT VOLTAGE**

The LT3041 incorporates precision 100  $\mu$ A current source flowing out of the SET pin, which also connects to the inverting input of the error amplifier. Figure 71 illustrates that connecting a resistor from SET to ground generates a reference voltage for the error amplifier. This reference voltage is the product of the SET pin current and the SET pin resistor. The unity-gain configuration of the error amplifier produces a low-impedance version of this voltage on its noninverting input, that is, the OUTS pin, which is externally connected to the OUT pin.



Figure 71. Basic Adjustable Regulator

The rail-to-rail error amplifier and current reference of the LT3041 allows for a wide output voltage range from 0.2 V to  $V_{IN}$  minus dropout, up to 15 V. A PNP-based input pair is active for a 0.2 V to ~0.95 V output and an NPN-based input pair is active for output voltages greater than ~0.95 V, with an abrupt transition between the two input pairs at ~0.95 V output with approximately 24 mV of hysteresis. While the NPN-based input pair is designed to offer the best overall performance, refer to the Table 1 for details on the offset voltage, SET pin current, output noise, and PSRR variation

with the error-amplifier input pair. Table 4 lists many common output voltages and their corresponding  $1\% R_{SET}$  resistors.

| Table 4. 1% Resistor for Common Output Voltages |
|-------------------------------------------------|
|-------------------------------------------------|

| V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) |
|----------------------|-----------------------|
| 2.5                  | 24.9                  |
| 3.3                  | 33.2                  |
| 5                    | 49.9                  |
| 12                   | 121                   |
| 15                   | 150                   |

The benefit of using a current reference compared to the typical voltage reference used in conventional regulators is that the regulator always operates in a unity-gain configuration, independent of the programmed output voltage. This configuration allows the LT3041 to have loop gain, frequency response, and bandwidth independent of the output voltage. As a result, noise, PSRR, and transient performance do not change with output voltage. Moreover, because none of the error-amplifier gain is needed to amplify the SET pin voltage to a higher output voltage, output load regulation is more tightly specified in the hundreds of microvolts range and not as a fixed percentage of the output voltage.

Because the zero temperature-coefficient current source is highly accurate, the SET pin resistor can become a limiting factor in achieving high accuracy. Therefore, the SET pin resistor must be a precision resistor. Additionally, any leakage paths to or from the SET pin create errors in the output voltage. If necessary, use highquality insulation (for example, Teflon or Kel-F). Moreover, cleaning of all insulating surfaces to remove fluxes and other residues can be required. High humidity environments can require a surface coating at the SET pin to provide a moisture barrier.

Minimize board leakage by encircling the SET pin with a guard ring that operates at a potential close to itself, ideally connected to the OUT pins. Guarding both sides of the circuit board is recommended. Bulk leakage reduction depends on the guard-ring width. Leakages of 100 nA into or out of the SET pin creates a 0.1% error in the reference voltage. Leakages of this magnitude, coupled with other sources of leakage, can cause significant errors in the output voltage, especially over a wide operating temperature range. Figure 72 illustrates a typical guard-ring layout technique.



Figure 72. DFN Guard Ring Layout

Because the SET pin is a high-impedance node, unwanted signals can couple into the SET pin and cause erratic behavior, which is most noticeable when operating with a minimum output capacitor at heavy load currents. Bypassing the SET pin with a small capacitance to ground resolves this issue, 10 nF is sufficient. For applications requiring higher accuracy or an adjustable output voltage, the SET pin can be actively driven by an external voltage source capable of sinking 100  $\mu$ A. Connecting a precision-voltage reference to the SET pin eliminates any errors present in the output voltage due to the reference current and SET pin resistor tolerances.

#### **OUTPUT SENSING AND STABILITY**

The OUTS pin of the LT3041 provides a Kelvin-sense connection to the output. The GND side of the SET pin resistor provides a Kelvin-sense connection to the GND side of the load.

Additionally, for ultra-high PSRR, the LT3041 bandwidth is made quite high (~750 kHz), making it close to the self-resonance frequency (~1.6 MHz) of a typical 10  $\mu$ F (1206 case size), ceramic, output capacitor. Therefore, it is important to avoid adding extra impedance (ESR and ESL) outside the feedback loop. To that end, as shown in Figure 73, minimize the effects of PCB trace and solder inductance by connecting the OUTS pin directly to C<sub>OUT1</sub>/C<sub>OUT2</sub> and the GND side of C<sub>SET</sub> directly to the GND side of C<sub>OUT1</sub>/C<sub>OUT2</sub>, as well as keep the GND sides of C<sub>IN</sub> and C<sub>OUT1</sub>/C<sub>OUT2</sub> reasonably close. Refer to the LT3041 evaluation board user guide (DC3158A) for more information on the recommended layout that meets these requirements. While the LT3041 is robust enough not to oscillate if the recommended layout is not followed, depending on the actual layout, phase and gain margin, noise and PSRR performance can degrade.



Figure 73. C<sub>OUT1</sub>/C<sub>OUT2</sub> and C<sub>SET</sub> Connections for Best Performance

## STABILITY AND OUTPUT CAPACITANCE

The LT3041 requires an output capacitor for stability. Given its high bandwidth, Analog Devices recommends low ESR and ESL ceramic capacitors. A minimum of 20  $\mu$ F capacitance, preferably two paralleled 10  $\mu$ F output capacitors with an ESR of less than 20 m $\Omega$  and an ESL of less than 2 nH, is required for stability for output voltages less than 7.5 V. For output voltages greater than 7.5 V, use

a minimum of 30  $\mu F$  total output capacitance, preferably a parallel combination of 10  $\mu F$  and 22  $\mu F$  with an ESR of less than 20 m $\Omega$  and an ESL less than 2 nH.

Given the high PSRR and low-noise performance attained using a parallel combination of two 10  $\mu$ F ceramic-output capacitors, larger values of output capacitors are not necessary. However, these capacitors can still improve the performance. Refer to the **Typical Performance Characteristics** section for additional information. Moreover, larger value output capacitance does decrease peak-output deviations during a load transient. Note that bypass capacitors used to decouple individual components powered by the LT3041 increase the effective-output capacitance.

Give extra consideration to the type of ceramic capacitors used. The capacitors are manufactured with a variety of dielectrics, each with different behaviors across temperature and applied voltage. The most common dielectrics used are specified with Electronic Industries Alliance (EIA) temperature characteristic codes of Z5U, Y5V, X5R, and X7R. The Z5U and Y5V dielectrics are good for providing high capacitance in the small packages, but these dielectrics tend to have stronger voltage and temperature coefficients as shown in Figure 74 and Figure 75. When used with a 5 V regulator, a 16 V, 10  $\mu$ F Y5V capacitor can exhibit an effective value as low as 1  $\mu$ F to 3  $\mu$ F for the DC bias voltage applied over the operating temperature range.



Figure 74. Ceramic Capacitor DC Bias Characteristics



Figure 75. Ceramic Capacitor Temperature Characteristics

X5R and X7R dielectrics result in more stable characteristics and are thus more suitable for the LT3041. The X7R dielectric has better stability across temperature, while the X5R is less expensive and is available in higher values. Nonetheless, care must still be exercised when using X5R and X7R capacitors. The X5R and X7R codes only specify operating temperature range and the maximum capacitance change over temperature. While capacitance changes due to DC bias for X5R and X7R is better than Y5V and Z5U dielectrics, it can still be significant enough to drop capacitance to below sufficient levels. As shown in Figure 76, capacitor DC bias characteristics tend to improve as component case size increases. However, verification of expected capacitance at the operating voltage is highly recommended. Due to its good voltage coefficient in small case sizes, Analog Devices recommends using the Murata GCM series ceramic capacitors.



Figure 76. Capacitor Voltage Coefficient for Different Case Sizes

## HIGH VIBRATION ENVIRONMENTS

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to how a piezoelectric microphone works.

For a ceramic capacitor, this stress can be induced by mechanical vibrations within the system or due to thermal transients.

LT3041 applications in high-vibration environments have three distinct, piezoelectric noise generators: ceramic output, input, and SET pin capacitors. However, due to the low output impedance over a wide frequency range of the LT3041, negligible output noise is generated using a ceramic-output capacitor. Similarly, due to the ultrahigh PSRR of the LT3041, negligible output noise is generated using a ceramic-input capacitor. Nonetheless, given the high SET pin impedance, any piezoelectric response from a ceramic SET pin capacitor generates significant output noise, peak-to-peak excursions of hundreds of mV. However, due to the high ESR and ESL tolerance of the SET pin capacitor, any nonpiezoelectrically responsive (tantalum, electrolytic, or film) capacitor can be used at the SET pin, although electrolytic capacitors tend to have high 1/f noise. In any case, use of a surface-mount capacitor is highly recommended.

#### STABILITY AND INPUT CAPACITANCE

The LT3041 is stable with a minimum 10  $\mu$ F IN pin capacitor. Analog Devices recommends using low ESR ceramic capacitors. In cases where long wires connect the power supply to the input and ground terminals of the LT3041, the use of low value input capacitors combined with a large load current can result in instability. The resonant LC tank circuit formed by the wire inductance and the input capacitor is the cause of this instability and not the LT3041.

The self-inductance, or isolated inductance, of a wire is directly proportional to its length. The wire diameter, however, has less influence on its self-inductance. For example, the self-inductance of a 2-AWG isolated wire with a diameter of 0.26" is about half the inductance of a 30-AWG wire with a diameter of 0.01". One foot of 30-AWG wire has 465 nH of self-inductance.

Several methods exist to reduce the self-inductance of a wire. One method divides the current flowing toward the LT3041 between the two parallel conductors. In this case, placing the wires further apart reduces the inductance; up to a 50% reduction when placed only a few inches apart. Splitting the wires connect two equal inductors in parallel. However, when placed close to each other, their mutual inductance adds to the overall self inductance of the wires; therefore, a 50% reduction is not possible in such cases. The second and more effective technique to reduce the overall inductance is to place the forward and return current conductors (the input and ground wires) close. Two 30-AWG wires separated by 0.02" reduce the overall inductance to about one-fifth of a single wire.

If a battery mounted close powers the LT3041, a 10  $\mu F$  input capacitor suffices for stability. However, if a distantly located supply powers the LT3041, use a larger value input capacitor. Use a rough guideline of 1  $\mu F$  (in addition to the 10  $\mu F$  minimum) per 6" of wire length. The minimum input capacitance required to stabilize the application also varies with the output capacitance as well as the load current. Place additional capacitance on the output of the

LT3041 to help this issue. However, the additional capacitance requires significantly more capacitance compared to additional input bypassing. Series resistance between the supply and the input of the LT3041 also helps stabilize the application; as little as 0.1  $\Omega$  to 0.5  $\Omega$  suffices. This impedance dampens the LC tank circuit at the expense of the dropout voltage. A better alternative is to use a higher ESR tantalum or electrolytic capacitor at the input of the LT3041 in parallel with a 10  $\mu$ F ceramic capacitor.

#### **PSRR AND INPUT CAPACITANCE**

For applications using the LT3041 for post-regulating switching converters, placing a capacitor directly at the input of the LT3041 results in AC current (at the switching frequency) to flow near the LT3041. This relatively high-frequency switching current generates a magnetic field that couples to the output of the LT3041, degrading its effective PSRR. While highly dependent on the PCB, the switching preregulator, and the input capacitance, among other factors, the PSRR degradation can be easily more than 30 dB at 1 MHz. This degradation is present even if the LT3041 is desoldered from the board because it effectively degrades the PSRR of the PCB itself. While negligible for conventional, low PSRR, LDO regulators, the ultra-high PSRR of the LT3041 requires careful attention to higher order parasitics to extract the full performance offered by the regulator.

To mitigate the flow of the high-frequency switching current near the LT3041, as long as the output capacitor of the switching converter is located more than an inch away from the LT3041, remove the input capacitor of the LT3041. Magnetic coupling rapidly decreases with increasing distance. Nonetheless, if the switching preregulator is placed too far away (conservatively more than a couple inches) from the LT3041, with no input capacitor present, as with any regulator, the input of the LT3041 oscillates at the parasitic LC resonance frequency. In addition, it is generally a common (and a preferred) practice to bypass the regulator input with some capacitance. Therefore, this option is fairly limited in its scope and not the most palatable solution.

To that end, Analog Devices recommends using the LT3041 demonstration board layout for achieving the best possible PSRR performance (see the DC3158A user guide). The LT3041 evaluation board layout uses magnetic-field cancellation techniques to prevent PSRR degradation caused by this high-frequency current flow, while using the input capacitor.

## FILTERING HIGH-FREQUENCY SPIKES

For applications where the LT3041 is used to post regulate a switching converter, its high PSRR effectively suppresses any noise present at the switching frequency of the switching converter, typically 100 kHz to 4 MHz. However, the high-frequency (hundreds of MHz) spikes, beyond the bandwidth of the LT3041, associated with the power-switch transition times of the switching converter almost directly pass through the LT3041. While the output capacitor is intended partly to absorb these spikes, its ESL limits its ability at these frequencies. A ferrite bead or even the inductance associated

with a short (for example, 0.5") PCB trace between the output of the switching converter and the input of the LT3041 can serve as an LC filter to suppress these high-frequency spikes.

#### OUTPUT NOISE

The LT3041 offers many advantages with respect to noise performance. Traditional linear regulators have several sources of noise. The most critical noise sources for a traditional regulator are its voltage reference, error amplifier, noise from the resistor-divider network used for setting the output voltage, and the noise gain created by this resistor-divider. Many low-noise regulators pin out their voltage reference to allow for noise reduction by bypassing the reference voltage.

Unlike most linear regulators, the LT3041 does not use a voltage reference. Instead, the LT3041 uses a 100  $\mu$ A current reference. The current reference operates with a typical noise-current level of 20 pA/ $\sqrt{Hz}$  (6 nA rms over a 10 Hz to 100 kHz bandwidth). The resultant voltage noise equals the current noise multiplied by the resistor value, which, in turn, is RMS summed with the noise of the error amplifier and the thermal noise of the resistor,  $\sqrt{4}$ kTR, where k = Boltzmann's constant (1.380649 × 10<sup>-23</sup>J/K), and T is the absolute temperature.

One problem that conventional linear regulators face is that the resistor-divider setting the output voltage gains up the reference noise. In contrast, the unity-gain follower architecture of the LT3041 presents no gain from the SET pin to the output. Therefore, if a capacitor bypasses the SET pin resistor, the output noise is independent of the programmed output voltage. The resultant output noise is then set just by the noise of the error amplifier, typically 3 nV/ $\sqrt{Hz}$  from a 10 kHz to 1 MHz bandwidth and 1  $\mu$ V rms from a 10 Hz to 100 kHz bandwidth using a 4.7  $\mu$ F SET pin capacitor. Paralleling multiple LT3041 devices further reduces noise by  $\sqrt{N}$ , for N parallel regulators.

Refer to the Figure 51, Figure 52, Figure 54, Figure 56, and Figure 58 for the noise spectral density (for the 10 Hz to 10 MHz frequency range and for the 0.1 Hz to 10 Hz 1/f noise frequency range) and RMS integrated noise over various load currents and SET pin capacitance information.

#### SET PIN (BYPASS) CAPACITANCE: NOISE, PSRR, TRANSIENT RESPONSE, AND SOFT-START

In addition to reducing output noise, using a SET pin bypass capacitor also improves PSRR and transient performance. Note that any bypass-capacitor leakage deteriorates the DC regulation of the LT3041. Capacitor leakage of even 100 nA is a 0.1% DC error. Therefore, Analog Devices recommends the use of a good quality, low-leakage ceramic capacitor.

Using a SET pin bypass capacitor also soft starts the output and limits inrush current. The RC time constant, formed by the SET pin

resistor and capacitor, controls the soft-start time. The ramp-up rate from 0% to 90% of nominal VOUT is the following:

$$t_{SS} \approx 2.3 \times R_{SET} \times C_{SET} \quad (Fast \quad Start - Up \\ Disabled) \tag{1}$$

## FAST STARTUP

For ultra-low noise applications that require low 1/f noise (that is, at frequencies below 100 Hz), a larger value, SET pin capacitor is required of up to 22  $\mu$ F. Typically, this larger value significantly increases the start-up time of the regulator. However, the LT3041 incorporates fast start-up circuitry that increases the SET pin current to approximately 10 mA during startup.

As shown in the Figure 70, the 10 mA current source remains engaged while PGFB is less than 302 mV, unless the regulator is in current limit, dropout, thermal shutdown, or the input voltage is less than the minimum  $V_{IN}$ .

If the fast start-up capability is not used, connect PGFB to IN or to OUT for output voltages more than 302 mV, and note that this also disables the power-good functionality.

#### EN/UV

The EN/UV pin is used to put the regulator into a micropower shutdown state. The LT3041 has an accurate 1.28 V turn-on threshold on the EN/UV pin with 110 mV of hysteresis. This threshold can be used with a resistor-divider from the input supply to define an accurate UVLO threshold for the regulator. The EN/UV pin current ( $I_{EN/UV}$ ) at the threshold from Table 1 must be considered when calculating the resistor-divider network as follows:

$$V_{IN (UVLO)} = 1.28 \quad V \times \left(1 + \frac{R_{EN2}}{R_{EN1}}\right) + I_{EN/UV} \tag{2}$$

 $\times R_{EN2}$ 

where:

 $R_{EN1}$  and  $R_{EN2}$  are the resistors from the EN/UV pin to GND and the EN/UV pin to IN, respectively.

 $I_{EN/UV}$  can be ignored if  $\dot{R}_{EN1}$  is less than 100 k $\Omega.$  If unused, connect the EN/UV pin to IN.

## PROGRAMMABLE POWER GOOD

As illustrated in the Figure 70, the power-good threshold is userprogrammable using the ratio of two external resistors,  $R_{PG2}$  and  $R_{PG1}$ :

$$V_{OUT(PG\_THRESHOLD)} = 0.302V \times \left(1 + \frac{R_{PG2}}{R_{PG1}}\right)$$
(3)

$$+ I_{PGFB} \times R_{PG2}$$

If the PGFB pin increases to more than 302 mV, the open-drain PG pin deasserts and becomes high impedance. The power-good comparator has 7 mV hysteresis and 20  $\mu$ s of deglitching. The I<sub>PGFB</sub> from Table 1 must be considered when determining the resistor-divider network. The I<sub>PGFB</sub> can be ignored if R<sub>PG1</sub> is less than 30 k $\Omega$ . If the power-good functionality is not used, float the

PG pin. Note that programmable power good and fast start-up capabilities are disabled for output voltages less than 302 mV.

#### EXTERNALLY PROGRAMMABLE CURRENT LIMIT

The current-limit threshold of the ILIM pin is 300 mV. Connecting a resistor from ILIM to GND sets the maximum current flowing out of the ILIM pin, which, in turn, programs the current limit of the LT3041. With a 150 mA × k $\Omega$  programming scale factor, calculate the current limit as follows:

$$Current \quad Limit = \frac{150 \quad mA \times k\Omega}{R_{ILIM}} \tag{4}$$

For example, a 150  $\Omega$  resistor programs the current limit to 1 A and a 200  $\Omega$  resistor programs the current limit to 750 mA. For good accuracy, Kelvin connect this resistor to the GND pin of the LT3041.

When IN-to-OUT differential is greater than 11 V, the foldback circuitry of the LT3041 decreases the internal current limit. As a result, internal current limit can override the externally programmed current-limit level to keep the LT3041 within its safe-operating area (SOA). See Figure 32.

As shown in the Figure 70, the ILIM pin sources current proportional (1:500) to the output current; therefore, it also serves as a current monitoring pin with a 0 V to 300 mV range. If external current limit or current monitoring is not used, connect ILIM to GND.

## **OUTPUT OVERSHOOT RECOVERY**

During a load-step change from full load to no load (or light load), the output voltage overshoots before the regulator responds to turn the power transistor off. Given that there is no load (or a light load) present at the output, it takes a long time to discharge the output capacitor.

As illustrated in the Figure 70, the LT3041 incorporates an overshoot recovery circuitry that turns on a current sink to discharge the output capacitor in the event OUTS is higher than SET. This current is typically about 5 mA. No load recovery is disabled for input voltages less than 2.5 V or output voltages less than 1.5 V.

If OUTS is externally held more than SET, the current sink turns on in an attempt to restore OUTS to its programmed voltage. The current sink remains on until the external circuitry releases OUTS.

#### DIRECT PARALLELING FOR HIGHER CURRENT

Higher output current is obtained by paralleling multiple LT3041 devices. Connect all SET pins together and all IN pins together. Connect the OUT pins together using small pieces of PCB trace (used as a ballast resistor) to equalize currents in the LT3041 devices. PCB trace resistance in milliohms per inch is shown in Table 5.

#### Table 5. PCB Trace Resistance (Measured in mΩ per Inch)

| Weight (oz) | 10 mil Width | 20 mil Width |  |  |
|-------------|--------------|--------------|--|--|
| 1           | 54.3         | 27.1         |  |  |
| 2           | 27.1         | 13.6         |  |  |

The small worst-case offset of 2 mV for each paralleled LT3041 minimizes the required ballast resistor value. Figure 77 illustrates that two LT3041 devices, each using a 10 m $\Omega$  PCB trace ballast resistor, providing better than 20% accurate output current sharing at full load. The two 10 m $\Omega$  external resistors only add 10 mV of output regulation drop with a 2 A maximum current. With a 3.3 V output, this voltage drop only adds 0.3% to the regulation accuracy. As was discussed previously, connect the OUTS pin directly to the output capacitor.



Figure 77. Parallel Devices

In addition, more than two LT3041 devices can be paralleled for even higher output current and lower output noise. Paralleling multiple LT3041 devices is also useful for distributing heat on the PCB. For applications with high input-to-output voltage differential, an input series resistor or resistor in parallel with the LT3041 can also be used to spread heat.

## PCB LAYOUT CONSIDERATIONS

Given the high bandwidth and ultra-high PSRR of the LT3041, careful PCB layout must be employed to achieve full device performance. Figure 78 shows a recommended layout that delivers full performance of the regulator. Refer to the LT3041 evaluation board user guide (DC3158A) for further details.



Figure 78. Recommended Layout

#### HIGH-EFFICIENCY LINEAR REGULATOR: VOLTAGE INPUT-TO-OUTPUT CONTROL (VIOC)

The VIOC pin controls an upstream switching converter (for example, buck, boost, or buck-boost) to maintain a constant voltage across the LT3041, regardless of the output voltage of the LDO regulator. This constant voltage maximizes efficiency while maintaining PSRR performance. The VIOC pin is the output of a fast unity-gain amplifier that measures the difference between IN and OUT, 1.5 V, or whichever is higher. As shown in Figure 79, the VIOC feature is simple to use. Connect the VIOC pin to the feedback (FB) pin of the upstream switching converter (V<sub>FBSWITCHER</sub>), which regulates the input-to-output differential of the LT3041 to the feedback voltage of the switching converter. When paralleling multiple LT3041 devices, connect the VIOC pin of one of the LT3041 devices to the feedback pin of the upstream switching converter and float the remaining VIOC pins.



Figure 79. VIOC Basic Operation ( $V_{LDOIN}$  Is the LDO Input Voltage, and  $V_{LDOOUT}$  Is the LDO Output Voltage.)

While the VIOC buffer is inside the feedback loop of the switching converter, given the high bandwidth of the VIOC buffer, the frequency compensation of the switching converter does not need adjustment. Phase delay through the VIOC buffer is typically less than 2° for frequencies as high as 100 kHz. Therefore, within the bandwidth (usually much less than 100 kHz) of the switching converter, the VIOC buffer is transparent and acts like an ideal wire.

For example, for a switching converter with less than 100 kHz bandwidth and a phase margin of 50°, using the VIOC buffer, the phase margin degrades by at most 2°. Hence, the phase margin for the switching converter (using the VIOC pin) is at least 48°. Given that the VIOC buffer is inside the feedback loop of the switching converter, the total capacitance on the VIOC pin must be less than 20 pF.

As shown in Figure 80, the input-to-output differential voltage is easily programmable to support different application needs (PSRR vs. power dissipation) by using the following equation:

$$V_{LDOIN} - V_{LDOOUT} = V_{VIOC} = V_{FBSWITCHER} \times \frac{R1 + R2}{R1}$$
(5)

where:

*R1* is the resistance from the switching converter FB pin to ground. *R2* is the resistance from the switching converter FB pin to the VIOC pin.



Figure 80. Programming Input-to-Output Differential

Furthermore, in the event that the LT3041 SET pin opens up, the LT3041 input voltage can rise up to the input voltage of the switching converter, and thus, potentially violate the Absolute Maximum Ratings of the LT3041. To prevent this violation, set the maximum LT3041 input voltage by using a resistor (R3) between the VIOC and IN pins of the regulator such that:

$$V_{(MAX)LDOIN} = V_{FBSWITCHER} \times \frac{R1 + R2 + R3}{R1} + I_{SINK} \times R3$$
(6)

where ISINK is the sink current.

Moreover, the VIOC pin is capable of sourcing 300  $\mu$ A and sinking 2  $\mu$ A of current. To mitigate the effect of the sink current on the maximum LDO input voltage, choose R1 such that the resistor-divider typically runs at least 100  $\mu$ A.

For V<sub>OUT</sub> > 1.5 V, V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>VIOC</sub>. The VIOC pin voltage (and hence the input-to-output differential) can be programmed anywhere between a minimum of 1 V and a maximum of 4 V or V<sub>OUT</sub> – 0.5 V (for V<sub>OUT</sub> > 1.5 V), or whichever is lower. For applications where the feedback pin of the switching regulator is less than 1 V, use the R1 and R2 resistors to make sure that the VIOC pin is within the previously mentioned range. Note that the VIOC pin voltage cannot be programmed to less than the feedback pin of the upstream switching converter. For V<sub>OUT</sub> ≤ 1.5 V, the VIOC programming range is 1 V ± 5%. If VIOC is set outside of this range, the input voltage of the LT3041 rises to the maximum value set using R3. If VIOC functionality is not used, float the VIOC pin.

Because the maximum VIOC programming voltage is dependent on  $V_{OUT}$ , care must be taken in setting the VIOC voltage. For instance, if VIOC is set to 1 V, the IN-to-OUT differential of the LT3041 regulates to 1 V for a  $V_{OUT} > 1.5$  V. Similarly, if VIOC is set to 2 V, the IN-to-OUT differential of the regulator regulates to 2 V for a  $V_{OUT} > 2.5$  V (that is,  $V_{VIOC} + 0.5$  V). However, if the output voltage is less than 2.5 V, for this example, the LDO regulator is not able to drive its VIOC pin to the right level of 2 V. As a result, the output of the upstream preregulator rises, causing the input voltage of the LT3041 to rise to the maximum voltage set using R3. Therefore, for protection under various fault conditions, the use of R3 to set the maximum V<sub>IN</sub> voltage (less than 20 V) is required.

#### TYPICAL VIOC APPLICATION

Figure 81 shows a typical VIOC application used to post regulate the output of the buck converter of the LT8608. The VIOC voltage is set at 1 V with the maximum LDO input voltage set to 15.5 V. Figure 82 shows the input and output voltage of the LDO regulator when pulsing the EN/UV pin of the LT3041, and as can be seen, when the LDO regulator is disabled, the LDO input voltage goes to the maximum input voltage set by the resistor-divider on the VIOC pin. Figure 83 shows the load-step response of the LT8608 using the VIOC buffer. Figure 84 shows the input and output-voltage response of the LDO regulator to stepping the SET pin from 3 V to 4 V. Figure 85 shows the output and input voltage of the LDO regulator while ramping the SET pin from 0 V to 10 V, and as can be seen, the output voltage of the LT8608 tracks the output voltage of the LT3041 when it is greater than 1.5 V. Lastly, Figure 86 shows the noise spectral density at the input and output of the LT3041.



Figure 81. Typical LT3041 Post-Regulating Application



Figure 82. EN/UV Pulse (LDO<sub>IN</sub> Is the Input of the LDO Regulator, and LDO<sub>OUT</sub> Is the Output of the LDO Regulator.)



Figure 83. Load-Step Response Using the VIOC Buffer



Figure 84. Stepping V<sub>SET</sub> from 3 V to 4 V (and Back to 3 V)



Figure 85. Ramping V<sub>SET</sub> from 0 V to 10 V (and Back to 0 V)



Figure 86. Input and Output Noise Spectral Density of the LT3041

## THERMAL CONSIDERATIONS

The LT3041 has internal power and thermal limiting circuits that protect the device under overload conditions. The thermal shutdown temperature is nominally 169°C with about 5°C of hysteresis. For continuous normal load conditions, do not exceed the maximum junction temperature, 125°C. It is important to consider all sources of thermal resistance from junction to ambient, which includes junction to case, case to heatsink interface, heatsink resistance, or circuit board to ambient as the application dictates. Additionally, consider all heat sources close to the LT3041.

The underside of the DFN package has exposed metal from the lead frame to the die attachment. This package allows heat to directly transfer from the die junction to the PCB metal to limit maximum operating junction temperature. The dual, inline pin arrangement allows metal to extend beyond the ends of the package on the topside (component side) of the PCB.

For surface-mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PCB and its copper traces. Copper board stiffeners and plated throughholes can also be used to spread the heat generated by the LDO regulator.

Table 6 lists the thermal resistance as a function of the copper area on a fixed board size. All measurements were taken in still air on a 4 layer FR4 board with 1 oz solid internal planes and 2 oz top and bottom planes with a total board thickness of 1.6 mm. The four layers were electrically isolated with no thermal vias present. PCB layers, copper weight, board layout, and thermal vias affect the resultant thermal resistance. For more information on thermal resistance and high thermal conductivity test boards, refer to JEDEC standard JESD-51, JESD51-7, and JESD51-12. Achieving low thermal resistance necessitates careful PCB layout.

| Co                    | red Thermal Resistar<br>opper Area |                      | Thermal    |
|-----------------------|------------------------------------|----------------------|------------|
| Top Side <sup>1</sup> | Bottom Side                        | Board Area           | Resistance |
| 2500 mm <sup>2</sup>  | 2500 mm <sup>2</sup>               | 2500 mm <sup>2</sup> | 34°C/W     |
| 1000 mm <sup>2</sup>  | 2500 mm <sup>2</sup>               | 2500 mm <sup>2</sup> | 34°C/W     |
| 225 mm <sup>2</sup>   | 2500 mm <sup>2</sup>               | 2500 mm <sup>2</sup> | 36°C/W     |
| 100 mm <sup>2</sup>   | 2500 mm <sup>2</sup>               | 2500 mm <sup>2</sup> | 37°C/W     |

<sup>1</sup> The device is mounted on the topside.

## CALCULATING JUNCTION TEMPERATURE

For example, given an output voltage of 3.3 V, an input voltage of 5 V  $\pm$  5%, an output current range from 1 mA to 1 A, and a maximum ambient temperature of 50°C, what is the maximum junction temperature?

The power dissipation of the LT3041 is the following:

$$I_{OUT(MAX)} \times (V_{IN(MAX)} - V_{OUT}) + I_{GND} \times V_{IN(MAX)}$$
(7)

where: I<sub>OUT(MAX)</sub> = 1 A.

 $V_{OUT(MAX)} = 1 \text{ A.}$   $V_{IN(MAX)} = 5.25 \text{ V.}$  $I_{GND}$  (at  $I_{OUT} = 1 \text{ A and } V_{IN} = 5.25 \text{ V}$ ) = 27 mA.

Therefore,  $\mathsf{P}_{\mathsf{DISS}}$  = 1 A × (5.25 V – 3.3 V) + 27 mA × 5.25 V = 2.1 W.

Using a DFN package, the thermal resistance is in the range of 34°C/W to 37°C/W depending on the copper area. Therefore, the junction temperature rise above ambient approximately equals 2.1 W × 35°C/W = 73.5°C.

The maximum junction temperature equals the maximum ambient temperature plus the maximum junction temperature rise above ambient, which calculates as follows:

 $T_{IMAX} = 50^{\circ}C + 73.5^{\circ}C = 123.5^{\circ}C \tag{8}$ 

## OVERLOAD RECOVERY

Like many IC power regulators, the LT3041 incorporates SOA protection. The SOA protection activates at input-to-output differential voltages greater than 11 V. The SOA protection decreases the current limit because the input-to-output differential increases and keeps the power transistor inside a safe operating region for all values of input-to-output voltages up to the Absolute Maximum Ratings of the LT3041. The LT3041 provides some level of output current for all values of input-to-output differentials. Refer to the Figure 32. When power is first applied and input voltage rises, the output follows the input and keeps the input-to-output differential low to allow the LDO regulator to supply the large output current and startup into high-current loads.

Due to current-limit foldback, however, at high-input voltages, a problem can occur if the output voltage is low, and the load current is high. Such situations occur after the removal of a short-circuit

or if the EN/UV pin is pulled high after the input voltage is already turned on. The load-line in such cases intersects the output-current profile at two points. The regulator now has two stable operating points. With this double intersection, the input-power supply may need to be cycled down to zero and brought back up again to result in the output recover. Other LDO regulators with foldback current-limit protection (such as the LT1965 and LT1963A) also exhibit this phenomenon; therefore, it is not unique to the LT3041.

## **PROTECTION FEATURES**

The LT3041 incorporates several protection features for batterypowered applications. Precision current-limit and thermal-overload protection protect the LT3041 against overload and fault conditions at the output of the device. For normal operation, do not allow the junction temperature to exceed 125°C.

To protect the low-noise error amplifier of the LT3041, the SET-to-OUTS protection clamp limits the maximum voltage between SET and OUTS with a maximum DC current of 20 mA through the clamp. Therefore, for applications where SET is actively driven by a voltage source, the voltage source must be current limited to 20 mA or less. Moreover, to limit the transient current flowing through these clamps during a transient fault condition, limit the maximum value of the SET pin capacitor (C<sub>SET</sub>) to 22  $\mu$ F.

The LT3041 also incorporates reverse-input protection whereby the IN pin withstands reverse voltages of up to -20 V without causing any input-current flow and without developing negative voltages at the OUT pin. The regulator protects both itself and the load against batteries that are plugged in backwards.

In circuits where a backup battery is required, several different input and output conditions can occur. The output voltage can be held up while the input is either pulled to GND, pulled to some intermediate voltage, or left open-circuit. In all cases, the reverse-current protection circuitry prevents current flow from the output to the input. Nonetheless, due to the OUTS-to-SET clamp, unless the SET pin is floating, current can flow to GND through the SET pin resistor as well as up to 15 mA to GND through the output overshoot recovery circuitry. This current flow through the output overshoot recovery circuitry can be significantly reduced by placing a Schottky diode between the OUTS and SET pins, with its anode at the OUTS pin.







Figure 88. Ultra-Low Noise-Current Source for RF Biasing Applications (R<sub>OUT</sub> Is the Output Resistance.)



Figure 89. Programming UVLO



Figure 90. Ratiometric Tracking



Figure 91. Ultra-Low 1/f Noise Reference Buffer



Figure 92. Paralleling Multiple Devices Using ILIM



Figure 93. Paralleling Multiple LT3041 Devices for 4 A Output Current



Figure 94. Low-Noise Wheatstone Bridge Power Supply (See Table 7)

In Table 7, for the LT1965, noise = 40  $\mu$ V rms (10 Hz to 100 kHz), and for the LT3041, noise = 1  $\mu$ V rms (10 Hz to 100 kHz). See Figure 94.

#### Table 7. Noise at Bridge for the LT1965 and LT3041

| Resistor Tolerance (%) | Bridge PSRR | Noise at Bridge Voltage (V <sub>BRIDGE</sub> )<br>Using the LT1965 (nV rms) | Noise at V <sub>BRIDGE</sub><br>Using the LT3041 (nV rms) |
|------------------------|-------------|-----------------------------------------------------------------------------|-----------------------------------------------------------|
| Perfect Matching       | Infinite    | Not applicable                                                              | Not applicable                                            |
| 1                      | 40 dB       | 400                                                                         | 10                                                        |
| 5                      | 26 dB       | 200                                                                         | 50                                                        |







Figure 96. PGFB Disabled with Reverse-Input Protection



Figure 97. Post Regulating Application with Parallel Devices

## **RELATED PRODUCTS**

#### Table 8. Related Products

| Model    | Description                                                                       | Comments                                                                                                                                                                               |
|----------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT3042   | 20 V, 200 mA, ultralow noise, ultrahigh PSRR RF linear regulator                  | 0.8 $\mu$ V rms noise and 79 dB PSRR at 1 MHz, V <sub>IN</sub> = 1.8 V to 20 V, 350 mV dropout voltage, programmable current limit and power good, 3 mm × 3 mm DFN and MSOP packages   |
| LT3045   | 20 V, 500 mA, ultralow noise, ultrahigh PSRR linear regulator                     | 0.8 $\mu$ V rms noise and 75 dB PSRR at 1 MHz, V <sub>IN</sub> = 1.8 V to 20 V, 260 mV dropout voltage, 3 mm × 3 mm DFN and MSOP packages                                              |
| LT3045-1 | 20 V, 500 mA, ultralow noise, ultrahigh PSRR linear regulator with VIOC control   | 0.8 $\mu V$ rms noise and 75 dB PSRR at 1 MHz, $V_{IN}$ = 1.8 V to 20 V, 260 mV dropout voltage, 3 mm $\times$ 3 mm DFN and MSOP packages                                              |
| LT3040   | 20 V, 200 mA, ultralow noise, ultrahigh PSRR precision DAC/ reference buffer      | 1.2 $\mu V$ rms noise and 73dB PSRR at 1 MHz, $V_{IN}$ = 1.8 V to 20 V, 350 mV dropout voltage, 3 mm $\times$ 3 mm DFN and MSOP Packages                                               |
| LT3094   | −20 V, 500 mA, ultralow noise, ultrahigh PSRR negative linear regulator           | 0.8 $\mu$ V rms noise and 74 dB PSRR at 1 MHz, V <sub>IN</sub> = -1.8 V to -20 V, 235 mV dropout voltage, programmable current limit and power good, 3 mm × 3 mm DFN and MSOP packages |
| LT3093   | −20 V, 200 mA, ultralow noise, ultrahigh PSRR negative<br>linear regulator        | 0.8 $\mu$ V rms noise and 73 dB PSRR at 1 MHz, V <sub>IN</sub> = -1.8 V to -20 V, 190 mV dropout voltage, programmable current limit and power good, 3 mm × 3 mm DFN and MSOP packages |
| ADP1761  | 1 A, Low $V_{\mbox{\scriptsize IN}}$ low noise, CMOS linear regulator             | 2 $\mu$ V rms noise and 41 dB PSRR at 1 MHz, VIN = 1.10 V to 1.98 V, 30 mV dropout voltage, soft-start and power good, 3 mm x 3 mm LFCSP package                                       |
| ADP7156  | 1.2 A, ultralow noise, high PSRR, fixed output, RF linear regulator               | 1.6 $\mu$ V rms noise and 60 dB PSRR at 1 MHz, VIN = 2.3 V to 5.5 V, 120 mV dropout voltage, 3 mm × 3 mm LFCSP and 8-lead SOIC packages                                                |
| ADP7157  | 1.2 A, ultralow noise, high PSRR, adjustable output, RF linear regulator          | 1.6 $\mu$ V rms noise and 55 dB PSRR at 1 MHz, VIN = 2.3 V to 5.5 V, 120 mV dropout voltage, 3 mm × 3 mm LFCSP and 8-lead SOIC packages                                                |
| ADM7150  | 800 mA, ultralow noise, high PSRR, fixed output, RF linear regulator              | 1.6 $\mu$ V rms noise and 60 dB PSRR at 1 MHz, VIN = 4.5 V to 16 V, 600 mV dropout voltage, 3 mm × 3 mm LFCSP and 8-lead SOIC packages                                                 |
| ADM7151  | 800 mA, ultralow noise, high PSRR, adjustable output, RF linear regulator         | 1.6 $\mu$ V rms noise and 60 dB PSRR at 1 MHz, VIN = 4.5 V to 16 V, 600 mV dropout voltage, 3 mm × 3 mm LFCSP and 8-lead SOIC packages                                                 |
| MAX38913 | 4 $\mu V$ rms, ultra-low noise, 1 A, LDO with two-level, output-voltage selection | 4 $\mu$ V rms noise and 50 dB PSRR at 1 MHz, VIN = 1.8 V to 5.5 V, 28 mV dropout voltage, fast active discharge and power-OK, 3 mm × 3 mm TDFN and WLP packages                        |

## **OUTLINE DIMENSIONS**



Figure 98. 14-Lead, 4 mm × 3 mm, Plastic DFN (05-08-1708) Dimensions shown in millimeters

Updated: October 07, 2022

Decleses

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description               | Packing Quantity | Package<br>Option |
|--------------------|-------------------|-----------------------------------|------------------|-------------------|
| LT3041ADE#PBF      | -40°C to +125°C   | 14-Lead Plastic DFN (4 mm × 3 mm) | Tray, 490        | 05-08-1708        |
| LT3041ADE#TRPBF    | -40°C to +125°C   | 14-Lead Plastic DFN (4 mm × 3 mm) | Reel, 2500       | 05-08-1708        |

<sup>1</sup> All models are RoHS compliant parts.

## **EVALUATION BOARDS**

| Table 9. Evaluation Boards |                  |  |
|----------------------------|------------------|--|
| Model <sup>1</sup>         | Description      |  |
| DC3158A                    | Evaluation Board |  |

<sup>1</sup> The DC3158A is a RoHS compliant part.

