Click here to ask an associate for production status of specific part numbers. ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### **General Description** In the Darwin family, the MAX32670 is an ultra-low-power, cost-effective, high-reliability 32-bit microcontroller enabling designs with complex sensor processing without compromising battery life. It combines a flexible and versatile power management unit with the powerful Arm<sup>®</sup> Cortex<sup>®</sup>-M4 processor with a floating point unit (FPU). It also offers legacy designs an easy and cost-optimal upgrade path from 8- or 16-bit microcontrollers. The device integrates 384KB (376KB user) of flash memory and 160KB of SRAM to accommodate application and sensor code. Additional features, such as the two windowed watchdog timers with fully flexible and independent clocking, have been added to further enhance reliable operation. Brown-out detection ensures proper operation during power-down/power-up events and unexpected supply transients. Multiple high-speed peripherals such as $3.4 \text{MHz}\ I^2 \text{C}$ , 50MHz SPI, and UARTs maximize communication bandwidth. In addition, a low-power UART is available for operation in the lowest-power sleep modes to facilitate wake-up on activity without any loss of data. A total of six timers with I/O capability are provided, including two low-power timers to enable pulse counting, capture/compare, and PWM generation in the lowest-power sleep modes. All of this capability is packaged in a tiny form factor: 5mm x 5mm, 40-pin TQFN-EP or 1.75mm x 2.50mm, 24-bump WLP. #### **Applications** - Smart Sensor Controller - Industrial Sensors - Optical Communication Modules - Secure Radio Modem Controller - Battery-Powered Medical Devices - System Housekeeping Controller - Algorithm Coprocessor #### Ordering Information appears at end of data sheet. Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. CoreMark is a registered trademark of EEMBC. Motorola is a registered trademark of Motorola Trademark Holdings, LLC. #### **Benefits and Features** - High-Efficiency Microcontroller for Low-Power, High-Reliability Devices - Arm Cortex-M4 Core with FPU up to 100MHz - 384KB (376KB User) of Flash Memory - 160KB SRAM, Optionally Preserved in Lowest Power Modes - · 16KB Unified Cache - · Dual- or Single-Supply Operation - Ultra-Low 0.9V to 1.1V V<sub>CORE</sub> Supply Voltage - Internal LDO Operation from 1.7V to 3.6V Single Supply - Flexible Clocking Schemes - · Internal High-Speed 100MHz Oscillator - Internal Low-Power 7.3728MHz and Ultra-Low-Power 80kHz Oscillators - 16MHz to 32MHz Oscillator (External Crystal Required) - 32.768kHz Oscillator (External Crystal Required) - · External Clock Input for the Core - · External Clock Input for the LPUART and LPTMR - Power Management Maximizes Uptime for Battery Applications - 44µA/MHz ACTIVE Mode at 0.9V up to 12MHz - 50µA/MHz ACTIVE Mode at 1.1V up to 100MHz - 2.6μA Maximum Memory Retention Current in BACKUP Mode at V<sub>DD</sub> = 1.8V - 350nA Ultra-Low-Power RTC at V<sub>DD</sub> = 1.8V - Wake from LPUART or LPTMR - Optimal Peripheral Mix Provides Platform Scalability - Up to 31 General-Purpose I/O Pins - Up to Three SPI Controller/Target (up to 50MHz) - Up to Three 4-Wire UART - Up to One Low-Power UART (LPUART) - Up to Three I<sup>2</sup>C Controller/Target 3.4Mbps High Speed - 8-Channel Standard DMA Controller - Up to Four 32-Bit Timers (TMR) - Up to Two Low-Power 32-Bit Timers (LPTMR) - Two Windowed Watchdog Timers - Up to One I<sup>2</sup>S Controller/Target for Digital Audio - Robust Security and Reliability - UART ROM Bootloader - True Random Number Generator (TRNG) - AES 128/192/256 Hardware Acceleration Engine - Secure Nonvolatile Key Storage - · 32-Bit CRC Acceleration Engine - Wide, -40°C to +105°C Operating Temp Range 19-100782; Rev 5; 4/24 #### **Simplified Block Diagram** #### **TABLE OF CONTENTS** | General Description | | |----------------------------------------------------|----| | Applications | | | Benefits and Features | | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | | | 24 WLP | 7 | | 40 TQFN-EP | | | Electrical Characteristics | | | Electrical Characteristics—SPI | | | Electrical Characteristics—I <sup>2</sup> C | | | Electrical Characteristics—I <sup>2</sup> S Target | 29 | | Pin Configuration | | | 40 TQFN-EP | | | Pin Description | | | Pin Configuration | | | 24 WLP | | | Pin Description | | | Detailed Description | 40 | | Arm Cortex-M4 Processor with FPU Engine | | | Memory | | | Internal Flash Memory | 40 | | Internal SRAM | | | Clocking Scheme | | | General-Purpose I/O and Special Function Pins | | | Standard DMA Controller | 43 | | Power Management | 43 | | Power Management Unit | | | ACTIVE Mode | | | SLEEP Mode | | | DEEPSLEEP Mode | | | BACKUP Mode | | | STORAGE Mode | | | Real-Time Clock (RTC) | 44 | | Windowed Watchdog Timer (WDT) | | | 32-Bit Timer/Counter/PWM (TMR, LPTMR) | | | Serial Peripherals | | | I <sup>2</sup> C Interface (I2C) | | | Serial Peripheral Interface (SPI) | | #### TABLE OF CONTENTS (CONTINUED) | 1,1222 01 0011121110 (00111111022) | | |--------------------------------------------------------|------| | I <sup>2</sup> S Interface (I2S) | . 47 | | UART (UART, LPUART) | . 47 | | Security | . 48 | | ROM Bootloader | . 48 | | Secure Boot. | . 48 | | AES | . 48 | | True Random Number Generator (TRNG) | . 48 | | Cyclic Redundancy Check (CRC) Module | . 49 | | Serial Wire Debug (SWD) and Development Interface | . 49 | | Applications Information | . 50 | | Bypass Capacitor Recommendations | . 50 | | RTC Crystal Guidelines | . 50 | | ROM Bootloader Activation | . 50 | | Typical Fixed Current Consumption Temperature Variance | . 50 | | Single-Supply ACTIVE Mode | . 50 | | Single-Supply SLEEP Mode | . 51 | | Single-Supply DEEPSLEEP Mode | . 52 | | Single-Supply BACKUP Mode | . 52 | | Single-Supply STORAGE Mode | . 52 | | Dual-Supply ACTIVE Mode | . 53 | | Dual-Supply ACTIVE Mode | . 53 | | Dual-Supply SLEEP Mode | . 53 | | Dual-Supply SLEEP Mode | . 54 | | Dual-Supply DEEPSLEEP Mode | . 54 | | Dual-Supply DEEPSLEEP Mode | . 55 | | Dual-Supply BACKUP Mode | . 55 | | Dual-Supply BACKUP Mode | . 56 | | Dual-Supply STORAGE Mode | . 58 | | Dual-Supply STORAGE Mode | . 58 | | Ordering Information | . 59 | | Revision History | . 60 | # High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### LIST OF FIGURES | Figure 1. Example 24 WLP Top Marking | 7 | |----------------------------------------------|----| | Figure 2. Example 40 TQFN-EP Top Marking | 8 | | Figure 3. Power-Supply Operational Modes | 30 | | Figure 4. SPI Controller Mode Timing Diagram | 31 | | Figure 5. SPI Target Mode Timing Diagram | 31 | | Figure 6. I <sup>2</sup> C Timing Diagram | 32 | | Figure 7. I <sup>2</sup> S Timing Diagram | | | Figure 8. 40 TQFN-EP Clocking Scheme | 41 | | Figure 9. 24 WLP Clocking Scheme | 42 | | | | ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### LIST OF TABLES | Table 1. MAX32670 GPIO Instances | 43 | |--------------------------------------------------------------------------------------------|----| | Table 2. BACKUP Mode RAM Retention | 44 | | Table 3. MAX32670 Watchdog Timer Instances | 45 | | Table 4. MAX32670 Timer Instances | 45 | | Table 5. SPI Configuration Options | 47 | | Table 6. MAX32670 I <sup>2</sup> S Instances | 47 | | Table 7. MAX32670 UART Instances | 48 | | Table 8. Common CRC Polynomials | 49 | | Table 9. ROM Bootloader Interface | 50 | | Table 10. Single-Supply Operation Fixed V <sub>DD</sub> Current Consumption ACTIVE Mode | 50 | | Table 11. Single-Supply Operation Fixed V <sub>DD</sub> Current Consumption SLEEP Mode | 51 | | Table 12. Single-Supply Operation Fixed V <sub>DD</sub> Current Consumption DEEPSLEEP Mode | 52 | | Table 13. Single-Supply Operation Fixed V <sub>DD</sub> Current Consumption BACKUP Mode | 52 | | Table 14. Single-Supply Operation Fixed V <sub>DD</sub> Current Consumption STORAGE Mode | 52 | | Table 15. Dual-Supply Operation Fixed V <sub>CORE</sub> Current Consumption ACTIVE Mode | 53 | | Table 16. Dual-Supply Operation Fixed V <sub>DD</sub> Current Consumption ACTIVE Mode | 53 | | Table 17. Dual-Supply Operation Fixed V <sub>CORE</sub> Current Consumption SLEEP Mode | 53 | | Table 18. Dual-Supply Operation Fixed V <sub>DD</sub> Current Consumption SLEEP Mode | 54 | | Table 19. Dual-Supply Operation Fixed V <sub>CORE</sub> Current Consumption DEEPSLEEP Mode | 54 | | Table 20. Dual-Supply Operation Fixed V <sub>DD</sub> Current Consumption DEEPSLEEP Mode | 55 | | Table 21. Dual-Supply Operation Fixed V <sub>CORE</sub> Current Consumption BACKUP Mode | 55 | | Table 22. Dual-Supply Operation Fixed V <sub>DD</sub> Current Consumption BACKUP Mode | 56 | | Table 23. Dual-Supply Operation Fixed V <sub>CORE</sub> Current Consumption STORAGE Mode | 58 | | Table 24. Dual-Supply Operation Fixed V <sub>DD</sub> Current Consumption STORAGE Mode | 58 | #### **Absolute Maximum Ratings** | (All voltages with respect to V <sub>SS</sub> , unless otherwise noted.) | Continuous Package Power Dissipation 40 TQFN-EP (multilayer | |--------------------------------------------------------------------------|---------------------------------------------------------------------| | V <sub>CORE</sub> 0.3V to +1.21V | board) $T_A = +70^{\circ}C$ (derate 35.7mW/°C above | | V <sub>DD</sub> 0.3V to +3.63V | +70°C)2857.10mW | | HFXIN, HFXOUT0.2V to V <sub>CORE</sub> V | Continuous Package Power Dissipation 24 WLP (multilayer | | 32KIN, 32KOUT, RSTN, GPIO0.3V to V <sub>DD</sub> + 0.3V | board) T <sub>A</sub> = +70°C (derate 18.85mW/°C above +70°C)1.51mW | | Total Current into All GPIO Combined (sink)100mA | Operating Temperature Range40°C to +105°C | | V <sub>SS</sub> | Storage Temperature Range65°C to +125°C | | Output Current (sink) by Any GPIO Pin25mA | Soldering Temperature (reflow)+260°C | | Output Current (source) by Any GPIO Pin25mA | , , , | Note: No device pin can exceed +3.6V. All voltages with respect to V<sub>SS</sub>, unless otherwise noted. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Information** #### **24 WLP** | Package Code | W241A2+1 | |----------------------------------------|-----------------------------------------------------------| | Outline Number | <u>21-100625</u> | | Land Pattern Number | Refer to Wafer-Level Packaging (WLP) and Its Applications | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 53.04°C/W | | Junction to Case (θ <sub>JC</sub> ) | N/A | Figure 1. Example 24 WLP Top Marking #### 40 TQFN-EP | Package Code | T4055+1 | |-----------------------------------------|----------------| | Outline Number | <u>21-0140</u> | | Land Pattern Number | <u>90-0016</u> | | Thermal Resistance, Single-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 45°C/W | | Junction to Case $(\theta_{JC})$ | 2°C/W | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 28°C/W | | Junction to Case $(\theta_{JC})$ | 2°C/W | Figure 2. Example 40 TQFN-EP Top Marking For the latest package outline information and land patterns (footprints), go to the <u>Package Index</u> on the Analog Devices website. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://doi.org/10.1001/jhermal/characterization.org/">Thermal Characterization of IC Packages</a>. #### **Electrical Characteristics** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | | |-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------|-------|--|--| | POWER / BOTH SINGLE-SUPPLY OPERATION AND DUAL-SUPPLY OPERATION (See <u>Bypass Capacitor</u> <u>Recommendations</u> .) | | | | | | | | | | | Supply Voltage | V <sub>DD</sub> | Decay time of the V <sub>I</sub><br>V <sub>DD_RST(MIN)</sub> to 1.4<br>than 100µs | 1.71 | 1.8 | 3.63 | V | | | | | | | | OVR = [00] | 0.855 | 0.9 | 0.945 | | | | | Supply Voltage, Core V <sub>CORE</sub> | | Dual-supply operation | OVR = [01] | 0.95 | 1.0 | 1.05 | V | | | | | V <sub>CORE</sub> | | Default OVR = [10] | 1.045 | 1.1 | 1.155 | | | | | | | No power supply consupply operation | No power supply connection for single-<br>supply operation | | _ | | | | | | Power-Fail Reset | | Monitors V <sub>DD</sub> | | 1.58 | | 1.71 | | | | | V <sub>RST</sub> | Monitors V <sub>CORE</sub> during dual-supply operation | | 0.77 | | 0.845 | V | | | | | | | Monitors V <sub>DD</sub> | | | 1.4 | | | | | | Power-on-Reset Voltage V <sub>POF</sub> | V <sub>POR</sub> | Monitors V <sub>CORE</sub> during dual-supply operation | | | 0.58 | | V | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------|--------------|-----|--------| | POWER / SINGLE-SUPP | LY OPERATION | (V <sub>DD</sub> ONLY) (See By | pass Capacitor Reco | <u>mmendatio</u> | <u>ns</u> .) | | | | | Dynamic, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fsys_CLK(MAX) =<br>100MHz | | 57.5 | | | | | | | current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in ACTIVE mode, executing CoreMark <sup>®</sup> , inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fsys_CLK(MAX) =<br>50MHz | | 55.7 | | | | V <sub>DD</sub> Current ACTIVE Mode IDD_DACTS | | outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_CLK(MAX) =<br>12MHz | | 52.2 | | - | | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in ACTIVE mode, executing CoreMark, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fsys_CLK(MAX) =<br>100MHz | | 56.9 | | | | | I <sub>DD_DACTS</sub> | | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fsys_CLK(MAX) =<br>50MHz | | 55.3 | | μΑ/MHz | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys CLK(MAX) =<br>12MHz | | 52 | | | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in ACTIVE mode, executing while(1), inputs tied | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fsys_clk(MAX) =<br>100MHz | | 43 | | | | | | | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | | 40.7 | | | | | | | to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_CLK(MAX) =<br>12MHz | | 37.5 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | | | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|--|--| | | | Dynamic, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 42.4 | | | | | | | | current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in ACTIVE mode, executing while(1), inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 40.5 | | | | | | | | outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 38.2 | | | | | | | | Fixed, IPO<br>enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 735 | | | | | | | pin, V <sub>DD</sub> = 3.3V, CPU in ACTIVE mode 0MHz execution, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> outputs source/sink 0mA IDD_FACTS Fixed, IPO enabled, total | pin, V <sub>DD</sub> = 3.3V<br>CPU in ACTIVE<br>mode 0MHz<br>execution, inputs | CPU in ACTIVE mode 0MHz execution, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink | OVR = [01],<br>internal regulator<br>set to 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 659 | | | | | | | outputs source/sink | | outputs source/sink | OVR = [00],<br>internal regulator<br>set to 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 563 | | | | | | enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 754 | | - μΑ | | | | | | current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V,<br>CPU in ACTIVE<br>mode 0MHz<br>execution, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01],<br>internal regulator<br>set to 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 663 | | | | | | | | outputs source/sink | outputs source/sink | outputs source/sink | OVR = [00],<br>internal regulator<br>set to 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 538 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP MAX | UNITS | | | | | | | | | | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|--------| | V <sub>DD</sub> Current SLEEP Mode IDD_DSLPS | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 30 | | | | | | | | | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active, | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 28.8 | | | | | | | | | | | | | | inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 28.0 | | | | | | | | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 36.4 | | | | | | | | | | | | | | IDD_DSLPS | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active,<br>inputs tied to V <sub>SS</sub><br>or V <sub>DD</sub> , outputs<br>source/sink 0mA | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active, | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active, | CPU in SLEEP mode, standard DMA with two channels active, | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active, | pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, standard<br>DMA with two<br>channels active, | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 28.5 | μA/MHz | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_clk(MAX) =<br>12MHz | 28.1 | | | | | | | | | | | | | | Dynamic, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 13.4 | | | | | | | | | | | | | current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 3.3V,<br>CPU in SLEEP<br>mode, DMA<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 11.8 | | | | | | | | | | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_CLK(MAX) =<br>12MHz | 10.6 | | | | | | | | | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|------|------|-------| | | | Dynamic, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fsys_CLK(MAX) =<br>100MHz | | 14.6 | | | | | | current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V,<br>CPU in SLEEP<br>mode, DMA<br>disabled, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fsys_clk(MAX) =<br>50MHz | | 11.7 | | | | | | outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_CLK(MAX) =<br>12MHz | | 10.5 | | | | | | Fixed, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | | 735 | | | | | | current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in SLEEP mode, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01],<br>internal regulator<br>set to 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | | 659 | | | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | | 563 | | μΑ | | | IDD_FSLPS | Fixed, IPO enabled, total | OVR = [10],<br>internal regulator<br>set to 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | | 754 | | μΑ | | | | current into $V_{DD}$<br>pin, $V_{DD}$ = 1.8V,<br>CPU in SLEEP<br>mode, inputs tied to<br>$V_{SS}$ or $V_{DD}$ ,<br>outputs source/sink | OVR = [01],<br>internal regulator<br>set to 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | | 633 | | | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | | 538 | | | | V <sub>DD</sub> Fixed Current, | 1 | Standby state with full data retention | V <sub>DD</sub> = 3.3V. See<br><u>Temperature</u><br><u>Variance</u> . | 4.0 | | | | | DEEPSLEEP Mode IDD_FDSLPS | and 160KB SRAM<br>retained | V <sub>DD</sub> = 1.8V. See<br><u>Temperature</u><br><u>Variance</u> . | | 3.7 | | - μΑ | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|-----------------------|--------------------------------------------------------|------------------------------------------------------------------------------------|------|------|-----|-------| | | | | OKB SRAM retained, retention regulator disabled. See <u>Temperature Variance</u> . | | 0.38 | | | | | | | 20KB SRAM retained. See <i>Temperature Variance</i> . | | 1.08 | | | | V <sub>DD</sub> Fixed Current,<br>BACKUP Mode | | V <sub>DD</sub> = 3.3V, RTC disabled | 40KB SRAM retained. See Temperature Variance. | | 1.4 | | | | | | s | 80KB SRAM retained. See <i>Temperature Variance</i> . | | 1.9 | | | | | lan saidin | | 160KB SRAM retained. See <u>Temperature</u> <u>Variance</u> . | | 2.8 | | - μΑ | | | רטט_FBKUS | V <sub>DD</sub> = 1.8V, RTC<br>disabled | OKB SRAM retained, retention regulator disabled. See <i>Temperature Variance</i> . | | 0.15 | | μΑ | | | | | 20KB SRAM retained. See <i>Temperature Variance</i> . | | 0.86 | | | | | | | 40KB SRAM retained. See <u>Temperature</u> <u>Variance</u> . | | 1.2 | | | | | | | 80KB SRAM retained. See <u>Temperature</u> <u>Variance</u> . | | 1.7 | | | | | | 160KB SRAM retained. See <i>Temperature Variance</i> . | | 2.58 | | | | | V <sub>DD</sub> Fixed Current, | I <sub>DD_FSTOS</sub> | | emperature Variance. | | 0.3 | | μΑ | | STORAGE Mode | יחח"-2102 | _ = = | emperature Variance. | | 0.11 | | μ, , | | SLEEP Mode Resume<br>Time | t <sub>SLP_ONS</sub> | Time from power monor of first instruction | ode exit to execution | | 2.1 | | μs | ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS MIN TYP MAX | | UNITS | | | |------------------------------------|----------------------|-----------------------------------------------------------------------------|--|-------|--|-----| | DEEPSLEEP Mode Resume Time tDSL_0 | t | fast_wk_en = 1, time from power mode exit to execution of first instruction | | 89 | | 110 | | | <sup>t</sup> DSL_ONS | fast_wk_en = 0, time from power mode exit to execution of first instruction | | 129 | | μs | | BACKUP Mode Resume<br>Time | t <sub>BKU_ONS</sub> | Time from power mode exit to execution of first instruction | | 1.25 | | ms | | STORAGE Mode<br>Resume Time | tsto_ons | Time from power mode exit to execution of first instruction | | 1.5 | | ms | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------|-----|-------------------------------------| | POWER / DUAL-SUPPLY | OPERATION (V | DD AND V <sub>CORE</sub> ) (Se | | Recommendations.) | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub> | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) = 100MHz | 56.7 | | | | V <sub>CORE</sub> Current, | | pin, CPU in ACTIVE mode, executing CoreMark, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 55.3 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 48.9 | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | CORE_DACTD | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in ACTIVE mode, executing while(1), inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 42.2 | | – μA/MHz | | | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 40.5 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 35.7 | | | | | | Fixed, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in ACTIVE mode 0MHz execution, inputs tied to V <sub>SS</sub> | OVR = [10], V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 311 | | | | | ICORE_FACTD | | OVR = [01], V <sub>CORE</sub> = 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 209 | | μА | | | | or V <sub>DD</sub> , outputs<br>source/sink 0mA | OVR = [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 106 | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.449 | | | | | | IDD_DACTD | pin, V <sub>DD</sub> = 3.3V, CPU in ACTIVE mode, executing CoreMark, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01],<br>f <sub>SYS CLK(MAX)</sub> =<br>50MHz | 0.457 | | μΑ/MHz | | | | | OVR = [00],<br>f <sub>SYS CLK(MAX)</sub> =<br>12MHz | 0.473 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |-----------|-----------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------|-----|-------| | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 0.209 | | | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in ACTIVE<br>mode, executing<br>CoreMark, inputs | OVR = [01],<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 0.214 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 0.233 | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 0.448 | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, executing<br>while(1), inputs tied | OVR = [01],<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 0.456 | | | | | | to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 0.474 | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 0.207 | | | | | | CPU IN ACTIVE | OVR = [01],<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 0.214 | | | | | | to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 0.226 | | | | | | Fixed, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10], V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 391 | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in ACTIVE<br>mode 0MHz<br>execution, inputs | OVR = [01], V <sub>CORE</sub> = 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 390 | | | | | I <sub>DD_FACTD</sub> | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 387 | | μΑ | | | | Fixed, IPO<br>enabled, total<br>current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V, | OVR = [10], V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 372 | | | | | | execution, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [01], V <sub>CORE</sub> = 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 372 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|------|-----|-------------------------------------| | | | | OVR = [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> | | 369 | | | | V <sub>CORE</sub> Current, SLEEP Mode | | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in SLEEP mode, standard DMA with two | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | | 29.8 | | | | | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | | 28.7 | | | | | | inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | | 26.3 | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | CORE_DSLPD | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in SLEEP mode, DMA disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | | 13.0 | | - μA/MHz | | | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | | 11.7 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | | 9.0 | | | | - | | Fixed, IPO enabled, total | OVR [10], V <sub>CORE</sub> = 1.1V. See<br>Temperature<br>Variance. | | 311 | | | | | Current into pin, CPU in mode, inpu | current into V <sub>CORE</sub> pin, CPU in SLEEP mode, inputs tied to | OVR [01], V <sub>CORE</sub> = 1.0V. See <u>Temperature</u> <u>Variance</u> . | | 209 | | μА | | | | outputs source/sink<br>0mA | OVR [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | | 106 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------|-----|----------| | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> = 100MHz | 0.001 | | | | V <sub>DD</sub> Current, SLEEP | | mode, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) = 50MHz | 0.001 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | 0.001 | | | | | IDD_DSLPD | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in SLEEP mode, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) = 100MHz | 0.001 | | - μA/MHz | | | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 0.001 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | 0.001 | | | | Mode | <sup>I</sup> DD_FSLPD - | Fixed, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in SLEEP mode, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , | OVR = [10], V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 391 | | | | | | | OVR = [01], V <sub>CORE</sub> = 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 390 | | | | I <sub>DD_</sub> FSLPD | | outputs source/sink<br>0mA | OVR = [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 387 | | | | | | Fixed, IPO enabled, total | OVR = [10], V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 372 | | - μΑ | | | | current into $V_{DD}$<br>pin, $V_{DD}$ = 1.8V,<br>CPU in SLEEP<br>mode, inputs tied to<br>$V_{SS}$ or $V_{DD}$ , | OVR = [01], V <sub>CORE</sub> = 1.0V. See<br><u>Temperature</u><br><u>Variance</u> . | 372 | | | | | | outputs source/sink<br>0mA | OVR = [00], V <sub>CORE</sub> = 0.9V. See<br><u>Temperature</u><br><u>Variance</u> . | 369 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------|------------------------------------------------------------------------------------------|------|-------|-----|-------| | | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 1.1V. See<br><u>Temperature Variance</u> . | 10.5 | | | | | V <sub>CORE</sub> Fixed Current, DEEPSLEEP Mode | ICORE FDSLP | $V_{DD}$ = 3.3V, $V_{CORE}$ = 0.855V. See<br><u>Temperature Variance</u> . | 4 | | | | | | <u> </u> | $V_{DD}$ = 1.8V, $V_{CORE}$ = 1.1V. See<br><u>Temperature Variance</u> . | | 10.5 | | μΑ | | | | $V_{DD}$ = 1.8V, $V_{CORE}$ = 0.855V. See<br><u>Temperature Variance</u> . | | 4 | | | | | | $V_{DD}$ = 3.3V, $V_{CORE}$ = 1.1V. See<br><u>Temperature Variance</u> . | | 0.36 | | | | V <sub>DD</sub> Fixed Current, | | $V_{DD}$ = 3.3V, $V_{CORE}$ = 0.855V. See<br><u>Temperature Variance</u> . | 0.36 | | | | | DEEPSLEEP Mode | IDD_FDSLPD | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V. See<br><u>Temperature Variance</u> . | | 0.149 | | μΑ | | | | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 0.855V. See<br><u>Temperature Variance</u> . | | 0.149 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |----------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.3 | | | | | | 0KB SRAM<br>retained, RTC<br>disabled, retention<br>regulator disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.19 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.297 | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.187 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 1.37 | | | | | V <sub>CORE</sub> Fixed Current, | CORE Fixed Current, | 20KB SRAM<br>retained with RTC<br>disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.6 | | — µА | | BĀČKŪP Mode | CORE_FBKUD | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 1.37 | | , | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.6 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 2.39 | | | | | | 40KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.99 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 2.39 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.99 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |-----------|--------|-----------------------------|-------------------------------------------------------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 4.15 | | | | | | 80KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 1.6 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 4.15 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 1.6 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 7.4 | | | | | | 160KB SRAM | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 2.7 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 7.4 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 2.7 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | 0KB SRAM<br>retained with RTC<br>disabled, retention<br>regulator disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | V <sub>DD</sub> Fixed Current, | nn Fixed Current, | 20KB SRAM<br>retained with RTC<br>disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.36 | | - μΑ | | BACKUP Mode | IDD_FBKUD | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.15 | | μ, τ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | 40KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.15 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | 80KB SRAM<br>retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | ACOMP ODAM | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.36 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V. See<br><u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | | $V_{DD}$ = 1.8V,<br>$V_{CORE}$ = 0.855V.<br>See <u>Temperature</u><br><u>Variance</u> . | 0.15 | | | | | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub><br><u>Temperature Varian</u> | | 0.25 | | | | V <sub>CORE</sub> Fixed Current, | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub><br>Temperature Varian | | 0.14 | | | | STORAGE Mode | CORE_FSTOD | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub><br><u>Temperature Varian</u> | | 0.25 | | - μA | | | | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub><br>Temperature Varian | | 0.14 | | | | | | V <sub>DD</sub> = 3.3V; V <sub>CORE</sub> = 1.1V. See<br>Temperature Variance. | | 0.32 | | | | V <sub>DD</sub> Fixed Current,<br>STORAGE Mode | V <sub>DD</sub> = 3.3V; V <sub>CORE</sub> = 0.855V. See<br>Temperature Variance. | | 0.31 | | | | | | IDD_FSTOD | V <sub>DD</sub> = 1.8V; V <sub>CORE</sub> = 1.1V. See<br><u>Temperature Variance</u> . | | 0.11 | | - μΑ | | | | V <sub>DD</sub> = 1.8V; V <sub>CORE</sub><br>Temperature Varian | | 0.11 | | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------| | SLEEP Mode Resume<br>Time | t <sub>SLP_OND</sub> | | | 2.1 | | μs | | DEEPSLEEP Mode | tagy gua | fast_wk_en = 1, time from power mode exit to execution of first instruction | | 81 | | 116 | | Resume Time | t <sub>DSL_OND</sub> | fast_wk_en = 0, time from power mode exit to execution of first instruction | | 129 | | - µs | | BACKUP Mode Resume<br>Time | t <sub>BKU_OND</sub> | Time from power mode exit to execution of first instruction | | 1.25 | | ms | | STORAGE Mode<br>Resume Time | tsto_ond | Time from power mode exit to execution of first instruction | | 1.5 | | ms | | GENERAL-PURPOSE I/O | ) | | | | | | | Input Low Voltage for All GPIO, RSTN | $V_{\text{IL\_GPIO}}$ | Pin configured as GPIO | | | 0.3 ×<br>V <sub>DD</sub> | V | | Input High Voltage for All GPIO, RSTN | V <sub>IH_GPIO</sub> | Pin configured as GPIO | 0.7 ×<br>V <sub>DD</sub> | | | V | | Output Low Voltage for<br>All GPIO Except P0.6,<br>P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 1mA, DS[1:0] = 00<br>( <u>Note 1</u> ) | | 0.2 | 0.4 | | | | <b>V</b> | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 2mA, DS[1:0] = 10<br>( <u>Note 1</u> ) | | 0.2 | 0.4 | V | | | V <sub>OL_</sub> GPIO | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 4mA, DS[1:0] = 01<br>( <u>Note 1</u> ) | | 0.2 | 0.4 | - | | | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 6mA, DS[1:0] = 11<br>( <u>Note 1</u> ) | | 0.2 | 0.4 | | | Output Low Voltage for | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 2mA, DS = 0 ( <u>Note 1</u> ) | | 0.2 | 0.4 | | | GPIO P0.6, P0.7, P0.12, P0.13, P0.18, and P0.19 | V <sub>OL_I2C</sub> | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 10mA, DS = 1<br>( <u>Note 1</u> ) | | 0.2 | 0.4 | V | | | | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 1mA, DS[1:0] = 00<br>( <u>Note 1</u> ) | V <sub>DD</sub> -<br>0.4 | | | | | Output High Voltage for All GPIO Except P0.6, | V | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 2mA, DS[1:0] = 10<br>( <u>Note 1</u> ) | V <sub>DD</sub> -<br>0.4 | | | V | | P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | V <sub>OH_GPIO</sub> | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 4mA, DS[1:0] = 01<br>( <u>Note 1</u> ) | V <sub>DD</sub> -<br>0.4 | | | | | | | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 6mA, DS[1:0] = 11<br>( <u>Note 1</u> ) | V <sub>DD</sub> -<br>0.4 | | | | | Output High Voltage for | \/ | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 2mA, DS = 0 ( <u>Note</u> <u>1</u> ) | V <sub>DD</sub> -<br>0.4 | | | | | GPIO P0.6, P0.7, P0.12, P0.13, P0.18, and P0.19 | V <sub>OH_I2C</sub> | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 10mA, DS = 1<br>( <u>Note 1</u> ) | V <sub>DD</sub> -<br>0.4 | | | V | | Combined I <sub>OL</sub> , All GPIO | I <sub>OL_TOTAL</sub> | | | | 100 | mA | | Combined I <sub>OH</sub> , All GPIO | I <sub>OH_</sub> TOTAL | | -100 | | | mA | | Input Hysteresis<br>(Schmitt) | V <sub>IHYS</sub> | | | 300 | | mV | | Input/Output Pin<br>Capacitance for All Pins | C <sub>IO</sub> | | | 4 | | pF | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS | | |-------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|---------|--| | Input Leakage Current<br>Low | I <sub>IL</sub> | V <sub>IN</sub> = 0V, internal pull-up disabled | -500 | +500 | nA | | | Input Leakage Current<br>High | lін | V <sub>IN</sub> = 3.6V, internal pull-down disabled | -500 | +500 | nA | | | Input Pull-Up Resistor to | Poulvos | Pull up to $V_{DD} = V_{RST}$ , RSTN at $V_{IH}$ | 18.7 | | kΩ | | | RSTN | R <sub>PU_VDD</sub> | Pull up to $V_{DD}$ = 3.63V, RSTN at $V_{IH}$ | 10.0 | | NS2 | | | Input Pull-Up Resistor | R <sub>PU</sub> | Device pin configured as GPIO, pull up to $V_{DD} = V_{RST}$ , device pin at $V_{IH}$ | 18.7 | | - kΩ | | | for All GPIO | 1,50 | Device pin configured as GPIO, pull up to $V_{DD}$ = 3.63V, device pin at $V_{IH}$ | 10.0 | | 1/22 | | | Input Pull-Down | R <sub>PD</sub> | Device pin configured as GPIO, pull down to $V_{SS}$ , $V_{DD}$ = $V_{RST}$ , device pin at $V_{IL}$ | 17.6 | | kΩ | | | Resistor for All GPIO | ινPD | Device pin configured as GPIO, pull down to $V_{SS}$ , $V_{DD}$ = 3.63V, device pin at $V_{IL}$ | 8.8 | | K12 | | | RSTN Assertion Time | <sup>t</sup> RSTN | Device in ACTIVE mode, RSTN device pin assertion duration to entry into device reset state. | 6 x<br><sup>t</sup> SYS_CL<br>K | | μs | | | CLOCKS | | | | | ' | | | System Clock<br>Frequency | fsys_clk | | | 100 | MHz | | | System Clock Period | tsys_clk | | 1/f <sub>SYS_C</sub><br>LK | | μs | | | IPO Frequency | f <sub>IPO</sub> | PWRSEQ_LPCN.ovr = 0b10 (default) | 100 | | MHz | | | IBRO Frequency | $f_{IBRO}$ | | 7.3728 | | MHz | | | INRO Frequency | f <sub>INRO</sub> | Measured at V <sub>DD</sub> = 1.8V | 80 | | kHz | | | ERFO Frequency | <sup>f</sup> ERFO | The oscillator supports a crystal or external square-wave input between 16 and 32MHz. Required crystal characteristics: $C_{L\_XTAL} = 12pF$ , ESR $\leq 50\Omega$ , $C_0 \leq 7pF$ , crystal maximum power dissipation $\geq 100\mu W$ , refer to the $MAX32670~User~Guide$ for calculating the load capacitors | 16–32 | | MHz | | | ERTCO Frequency | fertco | 32.768kHz watch crystal or external square-wave input. Required crystal characteristics: $C_{L\_XTAL}$ = 6pF, ESR < 90kΩ, $C_{0}$ < 2pF, crystal maximum power dissipation $\geq$ 0.5μW, see <u>RTC Crystal Guidelines</u> , no load capacitors required | 32.768 | | kHz | | | External Clock Input | fryr ou | External square-wave input on P0.12, EXT_CLK1 (AF4) selected | 50 | | - MHz | | | Frequency | fext_clk | External square-wave input on P0.12, EXT_CLK2 (AF2) selected | 1 | | IVII IZ | | | RTC Operating Current | I <sub>RTC</sub> | Measured on V <sub>DD</sub> , V <sub>DD</sub> = 1.8V, ERTCO enabled with external crystal, RTC_CTRL.en = 1, all power modes, both single- and dual-supply operation | 0.35 | | μА | | #### **Electrical Characteristics (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|----------------------|--------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|---------| | ERTCO Startup Time | trtc_on | PWRSEQ_LPCN.ertco_en = 1 to<br>GCR_CLKCTRL.ertco_rdy = 1 | | 250 | | ms | | Input Low Voltage 32KIN | V <sub>IL_32K</sub> | External square-wave input on 32KIN pin, crystal bypass mode | | 0.3 x<br>V <sub>DD</sub> | | V | | Input High Voltage 32KIN | V <sub>IH_32K</sub> | External square-wave input on 32KIN pin, crystal bypass mode | | 0.7 x<br>V <sub>DD</sub> | | V | | Input Low Voltage<br>EXT_CLK1, EXT_CLK2 | VIL_EXT_CLK | External square-wave input on P0.12, EXT_CLK1 (AF4) or EXT_CLK2 (AF2) selected | | | V <sub>IL_GPI</sub><br>O | V | | Input High Voltage<br>EXT_CLK1, EXT_CLK2 | VIH_EXT_CLK | External square-wave input on P0.12, EXT_CLK1 (AF4) or EXT_CLK2 (AF2) selected | V <sub>IH_GPI</sub><br>O | | | V | | FLASH MEMORY | | | | | | | | Flash Erase Time | t <sub>M_ERASE</sub> | Mass erase | | 30 | | ms | | Flasii Elase Tille | t <sub>P_ERASE</sub> | Page erase | | 30 | | 1115 | | Flash Programming<br>Time per Word | t <sub>PROG</sub> | 32-bit programming mode,<br>f <sub>FLC_CLK</sub> = 1MHz | | 42 | | μs | | Flash Endurance | | | 10 | | | kcycles | | Data Retention | t <sub>RET</sub> | T <sub>A</sub> = +125°C | 10 | | | years | | Current Consumption<br>During Flash<br>Programming | I <sub>PROG</sub> | Measured on V <sub>DD</sub> , current required for flash write/erase | | 6.5 | | mA | #### **Electrical Characteristics—SPI** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------|---------------------|---------------------|-----|-------| | CONTROLLER MODE | | | • | | | | | SPI Controller Operating Frequency | f <sub>MCK</sub> | f <sub>SYS_CLK</sub> = 100MHz,<br>f <sub>MCK(MAX)</sub> = f <sub>SYS_CLK</sub> /2 | | | 50 | MHz | | SPI Controller SCK<br>Period | t <sub>MCK</sub> | | | 1/f <sub>MCK</sub> | | ns | | SCK Output Pulse-<br>Width High/Low | t <sub>MCH</sub> , t <sub>MCL</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Sample Edge | tмон | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Valid to Sample Edge | t <sub>MOV</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Low Idle | t <sub>MLH</sub> | | | t <sub>MCK</sub> /2 | | ns | | MISO Input Valid to<br>SCK Sample Edge<br>Setup | t <sub>MIS</sub> | | | 5 | | ns | | MISO Input to SCK<br>Sample Edge Hold | t <sub>MIH</sub> | | | t <sub>MCK</sub> /2 | | ns | #### **Electrical Characteristics—SPI (continued)** (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|------------------|------------|-----|---------------------|-----|-------| | TARGET MODE | | | | | | | | SPI Target Operating Frequency | fsck | | | | 50 | MHz | | SPI Target SCK Period | tsck | | | 1/f <sub>SCK</sub> | | ns | | SCK Input Pulse-Width<br>High/Low | tsch, tscl | | | t <sub>SCK</sub> /2 | | ns | | SSx Active to First Shift Edge | tsse | | | 10 | | ns | | MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup | <sup>t</sup> sıs | | | 5 | | ns | | MOSI Input from SCK<br>Sample Edge Transition<br>Hold | tsıн | | | 1 | | ns | | MISO Output Valid After<br>SCLK Shift Edge<br>Transition | t <sub>SOV</sub> | | | 5 | | ns | | SCK Inactive to SSx Inactive | t <sub>SSD</sub> | | | 10 | | ns | | SSx Inactive Time | tssн | | | 1/f <sub>SCK</sub> | | μs | | MISO Hold Time After<br>SSx Deassertion | tSLH | | | 10 | | ns | ### Electrical Characteristics—I<sup>2</sup>C (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|---------------------|------------------------------------------------------------------|-----|-----|-----|-------| | STANDARD-MODE | | | l | | | 1 | | Output Fall Time | t <sub>OF</sub> | Standard mode, from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 100 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 4.7 | | | μs | | High Time SCL Clock | tHIGH | | 4.0 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | tsu;sta | | 4.7 | | | μѕ | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 4.0 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | | 300 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 800 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 200 | | ns | ### Electrical Characteristics—I<sup>2</sup>C (continued) (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------| | Setup Time for a Stop<br>Condition | tsu;sto | | 4.0 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 4.7 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | | | 3.45 | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | | | 3.45 | μs | | FAST-MODE | | | | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 400 | kHz | | Low Period SCL Clock | $t_{LOW}$ | | 1.3 | | | μs | | High Time SCL Clock | tHIGH | | 0.6 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | <sup>t</sup> su;sta | | 0.6 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.6 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | | 125 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 30 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 0.6 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 1.3 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | | | 0.9 | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | | | 0.9 | μs | | FAST-MODE PLUS | | | | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 80 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 1000 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 0.5 | | | μs | | High Time SCL Clock | tHIGH | | 0.26 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 0.26 | | | μs | #### Electrical Characteristics—I<sup>2</sup>C (continued) (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|------------|------|-----|------|-------| | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.26 | | | μs | | Data Setup Time | tsu;dat | | | 50 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 50 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 0.26 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 0.5 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | | | 0.45 | μs | | Data Valid Acknowledge Time | t <sub>VD;ACK</sub> | | | | 0.45 | μs | #### Electrical Characteristics—I<sup>2</sup>S Target (All specifications and characteristics apply across the entire operating conditions range unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|---------------------|-----------------------|-----|-----|-------|---------------------| | Bit Clock Frequency | f <sub>BCLK</sub> | 96kHz LRCLK frequency | | | 3.072 | MHz | | BCLK High Time | twbclkh | | | 0.5 | | 1/f <sub>BCLK</sub> | | BCLK Low Time | | | | 0.5 | | 1/f <sub>BCLK</sub> | | LRCLK Setup Time | tLRCLK_BLCK | | | 25 | | ns | | Delay Time, BCLK to<br>SD (Output) Valid | tBCLK_SDO | | | 12 | | ns | | Setup Time for SD (Input) | tsu_sdi | | | 6 | | ns | | Hold Time SD (Input) | t <sub>HD_SDI</sub> | | | 3 | | ns | **GPIO Drive Strength:** Note 1: When using a GPIO bias voltage of 2.97V, the drive current capability of the GPIO is 2x that of its drive strength when using a GPIO bias voltage of 1.71V. Figure 3. Power-Supply Operational Modes Figure 4. SPI Controller Mode Timing Diagram Figure 5. SPI Target Mode Timing Diagram Figure 6. I<sup>2</sup>C Timing Diagram Figure 7. I<sup>2</sup>S Timing Diagram #### **Pin Configuration** #### 40 TQFN-EP #### **Pin Description** | | | | Fl | JNCTION MOD | DE | | | | | | | |------|-----------------------------------------------------------------------------------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | | | | | POWE | POWER (See the <u>Applications Information</u> section for bypass capacitor recommendations.) | | | | | | | | | | | | 40 | V <sub>CORE</sub> | _ | _ | _ | _ | _ | Digital Power-Supply Input. Bypass with 100nF to $V_{SS}$ and 1 $\mu$ F with 10m $\Omega$ to 150m $\Omega$ ESR to $V_{SS}$ . | | | | | | 32 | V <sub>REG1</sub> | _ | _ | _ | _ | _ | Bypass with 4.7nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry. | | | | | | 37 | V <sub>DD</sub> | _ | _ | _ | _ | _ | Power-Supply Input. Bypass with 100nF to $V_{SS}$ and 1μF with 10mΩ to 150mΩ ESR to $V_{SS}$ . | | | | | | 36 | V <sub>SS</sub> | _ | _ | _ | _ | _ | Digital Ground | | | | | ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### 40 TQFN-EP | | FUNCTION MODE | | | | | | | |--------|---------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | RESET | AND CONT | ROL | | • | | | | | 35 | RSTN | _ | _ | _ | _ | - | External System Reset Input (Active-Low). The device remains in reset while this pin is low. When the pin transitions high, the device performs a system reset and begins execution. This pin has an internal pull-up to the V <sub>DD</sub> supply. | | CLOC | KS | | | | | | | | 38 | 32KOUT | _ | _ | _ | _ | _ | 32kHz Crystal Oscillator Output.<br>Connect a 32.768kHz crystal<br>between 32KIN and 32KOUT. If a<br>crystal is not used or if 32KIN is<br>unused, do not connect. | | 39 | 32KIN | _ | _ | _ | _ | | 32kHz Crystal Oscillator Input. Connect a 32.768kHz crystal between 32kIN and 32kOUT. Load capacitors are not required. See $f_{ERTCO}$ in the <i>Electrical Characteristics</i> table for the crystal requirements. Optionally, this pin can be configured as the input for an external CMOS-level clock source. Alternately, if this pin is unused, connect it to $V_{SS}$ through a $1k\Omega$ resistor. | | 33 | HFXIN | _ | _ | _ | _ | _ | 16MHz-32MHz Crystal Oscillator Input. Connect a crystal between HFXIN and HFXOUT. See $f_{ERFO}$ in the <i>Electrical Characteristics</i> table for the crystal requirements. Refer to the <i>MAX32670 User Guide</i> for calculating the load capacitors. Alternately, if this pin is unused, connect it to $V_{SS}$ through a $10k\Omega$ resistor. | | 34 | HFXOUT | _ | _ | _ | _ | _ | 16MHz-32MHz Crystal Oscillator<br>Output. Connect a crystal between<br>HFXIN and HFXOUT. If a crystal is<br>not used or if HFXIN is unused, do<br>not connect. | | GPIO A | AND ALTERI | NATE FUNCTI | ON | Γ | Γ | | | | 4 | P0.0 | SWDIO | SWDIO | | TMR0C_IA | _ | Serial Wire Debug I/O; Timer0 Port Map C Input. | ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### 40 TQFN-EP | | | | Fl | JNCTION MOI | | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 5 | P0.1 | SWDCLK | SWDCLK | _ | TMR0C_O | _ | Serial Wire Debug Clock; Timer0 Port Map C Output. This device pin also controls the behavior of the device when exiting a reset event. See <u>Debug and Development</u> Interface (SWD). | | 6 | P0.2 | P0.2 | SPI0_MISO | UART1B_R<br>X | TMR1C_IA | _ | SPI0 Controller In Target Out;<br>UART1 Port Map B Rx; Timer1 Port<br>Map C Input | | 7 | P0.3 | P0.3 | SPI0_MOSI | UART1B_T<br>X | TMR1C_OA | _ | SPI0 Controller Out Target In;<br>UART1 Port Map B Tx; Timer1 Port<br>Map C Output | | 8 | P0.4 | P0.4 | SPI0_SCK | UART1B_C<br>TS | TMR2C_IA | _ | SPI0 Serial Clock; UART1 Port Map<br>B CTS; Timer2 Port Map C Input | | 9 | P0.5 | P0.5 | SPI0_SS0 | UART1B_R<br>TS | TMR2C_OA | DIV_CLK_<br>OUTA | SPI0 Target Select 0; UART1 Port<br>Map B RTS; Timer2 Port Map C<br>Output; Divided Clock Output Port<br>Map A | | 10 | P0.6 | P0.6 | I2C0_SCL | LPTMR0B_I<br>A | TMR3C_IA | _ | I2C0 Serial Clock; Low-Power<br>Timer0 Port Map B Input; Timer3<br>Port Map C Input | | 11 | P0.7 | P0.7 | I2C0_SDA | LPTMR0B_<br>OA | TMR3C_OA | _ | I2C0 Serial Data; Low-Power Timer0<br>Port Map B Output; Timer3 Port Map<br>C Output | | 20 | P0.8 | P0.8 | UART0A_R<br>X | 12S0_SDO | TMR0C_IA | - | UART0 Port Map A Rx; I2S0 Serial Data Output; Timer0 Port Map C Input. This device pin also controls the behavior of the device when exiting a reset event. See <u>ROM Bootloader Activation</u> for details. | | 21 | P0.9 | P0.9 | UART0A_T<br>X | I2S0_LRCL<br>K | TMR0C_OA | - | UART0 Port Map A Tx; I2S0 Left/<br>Right Clock; Timer0 Port Map C<br>Output | | 22 | P0.10 | P0.10 | UART0A_C<br>TS | I2S0_BCLK | TMR1C_IA | DIV_CLK_<br>OUTB | UART0 Port Map A CTS; I2S0 Bit<br>Clock; Timer1 Port Map C Input;<br>Divided Clock Output Port Map B | | 23 | P0.11 | P0.11 | UART0A_R<br>TS | 12S0_SDI | TMR1C_OA | - | UART0 Port Map A RTS; I2S0 Serial<br>Data Input; Timer1 Port Map C<br>Output | | 24 | P0.12 | P0.12 | I2C1_SCL | EXT_CLK2 | TMR2C_IA | EXT_CLK1 | I2C1 Serial Clock; Low-Power<br>External Clock Input; Timer2 Port<br>Map C Input; External Clock Input | | 25 | P0.13 | P0.13 | I2C1_SDA | 32KCAL | TMR2C_OA | SPI1_SS0 | I2C1 Serial Data; 32.768kHz<br>Calibration Output; Timer2 Port Map<br>C Output; SPI1 Target Select 0 | | 26 | P0.14 | P0.14 | SPI1_MISO | UART2B_R<br>X | TMR3C_IA | _ | SPI1 Controller In Target Out;<br>UART2 Port Map B Rx; Timer3 Port<br>Map C Input | ### High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### 40 TQFN-EP | | | | Fl | JNCTION MOD | DE | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 27 | P0.15 | P0.15 | SPI1_MOSI | UART2B_T<br>X | TMR3C_OA | _ | SPI1 Controller Out Target In;<br>UART2 Port Map B Tx; Timer3 Port<br>Map C Output | | 28 | P0.16 | P0.16 | SPI1_SCK | UART2B_C<br>TS | TMR0C_IA | ı | SPI1 Serial Clock; UART2 Port Map<br>B CTS; Timer0 Port Map C Input | | 29 | P0.17 | P0.17 | SPI1_SS0 | UART2B_R<br>TS | TMR0C_OA | - | SPI1 Target Select 0; UART2 Port<br>Map B RTS; Timer0 Port Map C<br>Output | | 30 | P0.18 | P0.18 | I2C2_SCL | _ | TMR1C_IA | _ | I2C2 Serial Clock; Timer1 Port Map<br>C Input | | 31 | P0.19 | P0.19 | I2C2_SDA | _ | TMR1C_OA | ı | I2C2 Serial Data; Timer1 Port Map C<br>Output | | 1 | P0.20 | P0.20 | CM4_RX | _ | TMR2C_IA | SWDCLKB | CM4 Rx Event Input; Timer2 Port<br>Map C Input; Serial Wire Debug<br>Clock Port Map B | | 2 | P0.21 | P0.21 | CM4_TX | _ | TMR2C_OA | | CM4 Tx Event Output; Timer2 Port<br>Map C Output | | 3 | P0.22 | P0.22 | LPTMR1A_I<br>A | _ | TMR3C_IA | SWDIOB | Low-Power Timer1 Port Map A Input;<br>Timer3 Port Map C Input; Single-<br>Wire Debug Port Map B I/O | | 12 | P0.23 | P0.23 | LPTMR1A_<br>OA | _ | TMR3C_OA | _ | Low-Power Timer1 Port Map A<br>Output; Timer3 Port Map C Output | | 13 | P0.24 | P0.24 | LPUART0_<br>CTS | UART0B_R<br>X | TMR0C_IA | ı | Low-Power UART0 CTS; UART0<br>Port Map B Rx; Timer0 Port Map C<br>Input | | 14 | P0.25 | P0.25 | LPUART0_<br>RTS | UART0B_T<br>X | TMR0C_OA | 1 | Low-Power UART0 RTS; UART0<br>Port Map B Tx; Timer0 Port Map C<br>Output | | 15 | P0.26 | P0.26 | LPUART0_<br>RX | UART0B_C<br>TS | TMR1C_IA | ı | Low-Power UART0 Rx; UART0 Port<br>Map B CTS; Timer1 Port Map C<br>Input | | 16 | P0.27 | P0.27 | LPUART0_<br>TX | UART0B_R<br>TS | TMR1C_OA | _ | Low-Power UART0 Tx; UART0 Port<br>Map B RTS; Timer1 Port Map C<br>Output | | 17 | P0.28 | P0.28 | UART1A_R<br>X | _ | TMR2C_IA | _ | UART1 Port Map A Rx; Timer2 Port<br>Map C Input | | 18 | P0.29 | P0.29 | UART1A_T<br>X | _ | TMR2C_OA | _ | UART1 Port Map A Tx; Timer2 Port<br>Map C Output | | 19 | P0.30 | P0.30 | UART1A_C<br>TS | _ | TMR3C_IA | _ | UART1 Port Map A CTS; Timer3<br>Port Map C Input | # **Pin Configuration** #### **24 WLP** ## **Pin Description** | | | | Fl | JNCTION MOI | DE | | | |------|-------------------|-----------------|-------------------------------------------|----------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------| | PIN | Signal | | Alternate Alternat<br>Function 1 Function | | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | POWE | R (See the A | Applications In | <u>nformation</u> sec | ction for bypa | ss capacitor r | ecommendati | ons.) | | A2 | V <sub>CORE</sub> | _ | _ | _ | _ | _ | Digital Power-Supply Input. Bypass with 100nF to $V_{SS}$ and 1 $\mu$ F with 10m $\Omega$ to 150m $\Omega$ ESR to $V_{SS}$ . | | D1 | V <sub>REG1</sub> | _ | _ | _ | _ | _ | Bypass with 4.7nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry. | | B2 | V <sub>DD</sub> | _ | _ | _ | _ | _ | Power-Supply Input. Bypass with 100nF to $V_{SS}$ and 1μF with 10mΩ to 150mΩ ESR to $V_{SS}$ . | | C2 | V <sub>SS</sub> | _ | _ | _ | _ | _ | Digital Ground | # MAX32670 # High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### **24 WLP** | | | | Fl | JNCTION MOD | DE | | | |--------|-----------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | RESET | AND CONT | ROL | | | | | | | C1 | RSTN | _ | _ | _ | _ | _ | External System Reset Input (Active-Low). The device remains in reset while this pin is low. When the pin transitions high, the device performs a system reset and begins execution. This pin has an internal pull-up to the V <sub>DD</sub> supply. | | CLOC | KS | | | | | | | | B1 | 32KOUT | _ | _ | _ | _ | _ | 32kHz Crystal Oscillator Output.<br>Connect a 32.768kHz crystal<br>between 32KIN and 32KOUT. If a<br>crystal is not used or if 32KIN is<br>unused, do not connect. | | A1 | 32KIN | _ | _ | _ | _ | _ | 32kHz Crystal Oscillator Input. Connect a 32.768kHz crystal between 32kIN and 32kOUT. Load capacitors are not required. See $f_{ERTCO}$ in the <i>Electrical Characteristics</i> table for the crystal requirements. Optionally, this pin can be configured as the input for an external CMOS-level clock source. Alternately, if this pin is unused, connect it to $V_{SS}$ through a $1k\Omega$ resistor. | | GPIO A | AND ALTER | NATE FUNCT | ION | • | | | | | A3 | P0.0 | SWDIO | SWDIO | _ | TMR0C_IA | _ | Serial Wire Debug I/O; Timer0 Port Map C Input. | | В3 | P0.1 | SWDCLK | SWDCLK | _ | TMR0C_O | _ | Serial Wire Debug Clock; Timer0 Port Map C Output. This device pin also controls the behavior of the device when exiting a reset event. See <u>Debug and Development</u> Interface (SWD). | | A4 | P0.2 | P0.2 | SPI0_MISO | UART1B_R<br>X | TMR1C_IA | _ | SPI0 Controller In Target Out;<br>UART1 Port Map B Rx; Timer1 Port<br>Map C Input | | B4 | P0.3 | P0.3 | SPI0_MOSI | UART1B_T<br>X | TMR1C_OA | _ | SPI0 Controller Out Target In;<br>UART1 Port Map B Tx; Timer1 Port<br>Map C Output | | A5 | P0.4 | P0.4 | SPI0_SCK | UART1B_C<br>TS | TMR2C_IA | _ | SPI0 Serial Clock; UART1 Port Map<br>B CTS; Timer2 Port Map C Input | | B5 | P0.5 | P0.5 | SPI0_SS0 | UART1B_R<br>TS | TMR2C_OA | DIV_CLK_<br>OUTA | SPI0 Target Select 0; UART1 Port<br>Map B RTS; Timer2 Port Map C<br>Output; Divided Clock Output Port<br>Map A | # MAX32670 # High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT #### **24 WLP** | | | | Fl | JNCTION MOD | DE | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | В6 | P0.6 | P0.6 | 12C0_SCL | LPTMR0B_I<br>A | TMR3C_IA | _ | I2C0 Serial Clock; Low-Power<br>Timer0 Port Map B Input; Timer3<br>Port Map C Input | | A6 | P0.7 | P0.7 | I2C0_SDA | LPTMR0B_<br>OA | TMR3C_OA | _ | I2C0 Serial Data; Low-Power Timer0<br>Port Map B Output; Timer3 Port Map<br>C Output | | D6 | P0.8 | P0.8 | UART0A_R<br>X | _ | TMR0C_IA | _ | UART0 Port Map A Rx; Timer0 Port Map C Input. This device pin also controls the behavior of the device when exiting a reset event. See <u>ROM Bootloader Activation</u> for details. | | C6 | P0.9 | P0.9 | UART0A_T<br>X | _ | TMR0C_OA | _ | UART0 Port Map A Tx; Timer0 Port<br>Map C Output | | D5 | P0.10 | P0.10 | UARTOA_C<br>TS | _ | TMR1C_IA | DIV_CLK_<br>OUTB | UART0 Port Map A CTS; Timer1<br>Port Map C Input; Divided Clock<br>Output Port Map B | | C5 | P0.11 | P0.11 | UART0A_R<br>TS | _ | TMR1C_OA | _ | UART0 Port Map A RTS; Timer1<br>Port Map C Output | | C4 | P0.12 | P0.12 | I2C1_SCL | EXT_CLK2 | TMR2C_IA | EXT_CLK1 | I2C1 Serial Clock; Low-Power<br>External Clock Input; Timer2 Port<br>Map C Input; External Clock Input | | D4 | P0.13 | P0.13 | I2C1_SDA | 32KCAL | TMR2C_OA | SPI1_SS0 | I2C1 Serial Data; 32.768kHz<br>Calibration Output; Timer2 Port Map<br>C Output; SPI1 Target Select 0 | | СЗ | P0.14 | P0.14 | SPI1_MISO | UART2B_R<br>X | TMR3C_IA | _ | SPI1 Controller In Target Out;<br>UART2 Port Map B Rx; Timer3 Port<br>Map C Input | | D2 | P0.15 | P0.15 | SPI1_MOSI | UART2B_T<br>X | TMR3C_OA | _ | SPI1 Controller Out Target In;<br>UART2 Port Map B Tx; Timer3 Port<br>Map C Output | | D3 | P0.16 | P0.16 | SPI1_SCK | UART2B_C<br>TS | TMR0C_IA | <u> </u> | SPI1 Serial Clock; UART2 Port Map<br>B CTS; Timer0 Port Map C Input | ### **Detailed Description** The MAX32670 is an ultra-low-power, cost-effective, high-reliability 32-bit microcontroller enabling designs with complex sensor processing without compromising battery life. It combines a flexible and versatile power management unit with the powerful Arm Cortex-M4 processor with FPU. It also offers legacy designs an easy and cost-optimal upgrade path from 8- or 16-bit microcontrollers. The device integrates 384KB (376KB user) of flash memory and 160KB of SRAM to accommodate application and sensor code. The device features five powerful and flexible power modes. It can operate from a single-supply battery or a dual-supply typically provided by a PMIC. The I<sup>2</sup>C ports support standard-mode, fast-mode, fast-mode plus, and high-speed mode, operating up to 3400kbps. The SPI ports can run up to 50MHz in both controller and target modes. Four general-purpose 32-bit timers, two low-power 32-bit timers, two windowed watchdog timers, three UARTs, one low-power UART, and a real-time clock (RTC) are also provided. An I<sup>2</sup>S interface provides digital audio streaming to a codec. #### **Arm Cortex-M4 Processor with FPU Engine** The Arm Cortex-M4 processor with FPU combines high-efficiency signal processing functionality with low power, low cost, and ease of use. The Arm Cortex-M4 processor with FPU supports single instruction multiple data (SIMD) path DSP extensions, providing: - Four parallel 8-bit add/sub - Floating point single precision - Two parallel 16-bit add/sub - Two parallel MACs - 32- or 64-bit accumulate - Signed or unsigned data, with or without saturation #### Memory #### **Internal Flash Memory** The device provides 384KB of flash memory for nonvolatile program and data storage. 376KB is available for application usage; the last page (8KB) is reserved for system use and must not be modified or erased. #### **Internal SRAM** The internal 160KB SRAM provides low-power retention of application information in all power modes except STORAGE mode. The SRAM can be divided into granular banks that create a flexible SRAM retention architecture. This data-retention feature is optional and configurable. This granularity allows the application to minimize its power consumption by only retaining the most essential data. #### **Clocking Scheme** Multiple system clock sources are available to maximize performance and minimize power consumption: - 100MHz internal primary oscillator (IPO) - 80kHz internal nanoring oscillator (INRO) - 32.768kHz external RTC oscillator (ERTCO) (external crystal or clock source required) - 7.3728MHz internal baud-rate oscillator (IBRO) - 16MHz–32MHz external oscillator (ERFO) (external crystal or clock source required)\* - External square-wave clock up to 50MHz - External square-wave clock up to 1MHz for LPTMR0, LPTMR1, and LPUART The SYS\_CLK is the primary clock source for the digital logic and peripherals. Select the IBRO to optimize active power consumption. Wakeup is possible from either the IBRO or the IPO. An external 32.768kHz time base is required when using the RTC. <sup>\*</sup>The ERFO is not available in the 24 WLP package. Figure 8. 40 TQFN-EP Clocking Scheme Figure 9. 24 WLP Clocking Scheme #### General-Purpose I/O and Special Function Pins Most general-purpose I/O (GPIO) pins share both a firmware-controlled I/O function and one or more special function signals associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a firmware-controlled I/O. Though this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the *Electrical Characteristics* tables. In GPIO mode, each pin of a port has an interrupt function that can be independently enabled and configured as a level- or edge-sensitive interrupt. All GPIOs share the same interrupt vector. Some packages do not have all of the GPIOs available. When configured as GPIOs, the following features are provided. These features can be independently enabled or disabled on a per-pin basis. - Configurable as input, output, bidirectional, or high-impedance - Optional internal pull-up resistor or internal pull-down resistor when configured as input - Exit from low-power modes on rising or falling edge - Selectable standard- or high-drive modes #### Table 1. MAX32670 GPIO Instances | PACKAGE | GPIO | INSTANCES | |------------|----------|-------------| | 40 TQFN-EP | Up to 31 | GPIO0[30:0] | | 24 WLP | Up to 16 | GPIO0[15:0] | #### **Standard DMA Controller** The standard direct memory access (DMA) controller provides a means to offload the CPU for memory/peripheral data transfer leading to a more power-efficient system. It allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported: - 8 channel - · Peripheral to data memory - Data memory to peripheral - Data memory to data memory - Event support All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO. #### **Power Management** #### **Power Management Unit** The power management unit (PMU) provides the optimal mix of high-performance and low-power consumption. It exercises intelligent, precise control of power distribution to the CPU and peripheral circuitry. The PMU provides the following features: - User-configurable system clock - Automatic enabling and disabling of crystal oscillators based on power mode - Multiple clock domains - Fast wakeup of powered-down peripherals when activity detected #### **ACTIVE Mode** In this mode, the CPU is executing application code and all digital and analog peripherals are available on demand. Dynamic clocking disables local clocks in peripherals not in use. This mode corresponds to the Arm Cortex-M4 processor with FPU Active mode. #### **SLEEP Mode** This mode allows for lower power consumption operation than ACTIVE mode. The CPU is asleep, peripherals are on, and the standard DMA block is available. The GPIO or any active peripheral can be configured to interrupt and cause transition to ACTIVE mode. This mode corresponds to the Arm Cortex-M4 processor with FPU Sleep mode. #### **DEEPSLEEP Mode** In this mode, CPU and critical peripheral configuration settings and all volatile memory are preserved. The device status is a follows: The CPU is powered down. The system state and all SRAM is retained. #### MAX32670 # High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT - The GPIO pins retain their state. - The transition from DEEPSLEEP mode to ACTIVE mode is faster than the transition from BACKUP mode because system initialization is not required. - The system oscillators are all disabled to provide additional power savings over SLEEP mode. - LPUART0 and LPTMR0/1 can be active and are optional wake-up sources. This mode corresponds to the Arm Cortex-M4 with FPU DeepSleep mode. #### **BACKUP Mode** This mode places the CPU in a static, low-power state. BACKUP mode supports the same wake-up sources as DEEPSLEEP mode. The device status is as follows: - The CPU is powered down. - SRAM retention as per <u>Table 2</u>. Each of the RAM blocks can be retained. - LPUART0 and LPTMR0/1 can be active and are optional wake-up sources. #### Table 2. BACKUP Mode RAM Retention | RAM BLOCK | RAM SIZE (KB) | RETAINED RAM (KB) | |-----------|---------------|-------------------| | SYSRAM0 | 20 | 0 | | SYSRAM1 | 20 | 20 | | SYSRAM2 | 40 | 40 | | SYSRAM3 | 80 | 80 | **Note:** The boot ROM uses certain ranges of SRAM to perform system checks during a system reset, watchdog timer reset, an external reset, and exiting from BACKUP mode. As a result, portions of SRAM may not be retained during an exit from BACKUP mode. #### **STORAGE Mode** The device status is as follows: - The CPU is powered off. - All peripherals are powered off. - Wake-up from GPIO interrupt. - RTC can be enabled. - No SRAM retention. #### Real-Time Clock (RTC) An RTC keeps the time of day in absolute seconds. The 32-bit seconds register can count up to approximately 136 years and be translated to calendar format by application software. The RTC provides a time-of-day alarm that can be programmed to any future value between 1 second and 12 days. When configured for long intervals, the time-of-day alarm can be used as a power-saving timer, allowing the device to remain in an extremely low-power mode, but still awaken periodically to perform assigned tasks. A second independent 32-bit 1/4096 subsecond alarm can be programmed between 244µs and 12 days. Both can be configured as recurring alarms. When enabled, either alarm can cause an interrupt or wake the device from most low-power modes. The time base is generated by a 32.768kHz crystal or an external clock source that must meet the electrical/timing requirements in the *Electrical Characteristics* table. An RTC calibration feature provides the ability for user-software to compensate for minor variations in the RTC oscillator, crystal, temperature, and board layout. Enabling the 32KCAL alternate function outputs a timing signal derived from the RTC. External hardware can measure the frequency and adjust the RTC frequency in increments of ±127ppm with 1ppm resolution. Under most circumstances, the oscillator does not require any calibration. #### Windowed Watchdog Timer (WDT) Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the watchdog timer, which detects runaway code or system unresponsiveness. The WDT is a 32-bit, free-running counter with a configurable prescaler. When enabled, the WDT must be periodically reset by the application software using a special timed sequence. Failure to reset the WDT within the user-configurable timeout period indicates that the application software is not operating correctly and results in a WDT timeout. A WDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. The windowed timeout period feature provides more detailed monitoring of system operation, requiring the WDT to be reset within a specific window of time. The instances of the peripheral and the clock source options are shown in <u>Table 3</u>. See the <u>Ordering Information</u> table for the specific instances available by part number. **Table 3. MAX32670 Watchdog Timer Instances** | INSTANCE | WINDOW<br>SUPPORT | OPERATING<br>MODES | CLK0 | CLK1 | CLK2 | CLK3 | CLK4 | CLK5 | CLK6 | CLK7 | |----------|-------------------|--------------------|------|------|------|------|-------|----------|-------|------| | WDT0 | YES | ACTIVE<br>SLEEP | PCLK | IPO | IBRO | INRO | ERTCO | EXT_CLK1 | ERFO* | _ | | WDT1 | YES | ACTIVE<br>SLEEP | PCLK | IPO | IBRO | INRO | ERTCO | EXT_CLK1 | ERFO* | _ | <sup>\*</sup>ERFO not available in 24 WLP parts. #### 32-Bit Timer/Counter/PWM (TMR, LPTMR) General-purpose, 32-bit timers provide timing, capture/compare, or generation of pulse-width modulated (PWM) signals with minimal software interaction. The timer provides the following features: - 32-bit up counter with autoreload - Programmable prescaler - PWM output generation - Capture, compare, and capture/compare capability - External pin multiplexed with GPIO for timer input, clock gating or capture - Timer output pin - TMR0-TMR3 can be configured as 2 × 16-bit general-purpose timers - Timer interrupt Note that the timer function can be multiplexed with other functions on the GPIO pins, so it might not be possible to use all the ports depending on the device configuration. The instances of the peripheral, operating modes, and clock source options are shown in <u>Table 4</u>. Some instances may not be available in every package configuration; see the <u>Ordering Information</u> table for the specific instances available by part number. Table 4. MAX32670 Timer Instances | INSTANCE | SINGLE 32 | DUAL 16 | OPERATING | CLOCK SOURCE | | | | | | | |----------|-----------|---------|-----------------|--------------|------|-------|------|-------|----------|----------| | INSTANCE | BIT | BIT | MODES | PCLK | IBRO | ERFO* | INRO | ERTCO | EXT_CLK1 | EXT_CLK2 | | TMR0 | YES | YES | ACTIVE<br>SLEEP | YES | YES | YES | NO | NO | YES | NO | | TMR1 | YES | YES | ACTIVE<br>SLEEP | YES | YES | YES | NO | NO | YES | NO | | TMR2 | YES | YES | ACTIVE<br>SLEEP | YES | YES | YES | NO | NO | YES | NO | | TMR3 | YES | YES | ACTIVE<br>SLEEP | YES | YES | YES | NO | NO | YES | NO | #### Table 4. MAX32670 Timer Instances (continued) | INSTANCE | SINGLE 32 | DUAL 16 | OPERATING | CLOCK SOURCE | | | | | | | |----------|-----------|---------|---------------------|--------------|------|-------|------|---------|----------|----------| | INSTANCE | BIT | BIT | MODES | PCLK | IBRO | ERFO* | INRO | ERTCO | EXT_CLK1 | EXT_CLK2 | | LPTMR0 | MDO VEC | | ACTIVE<br>SLEEP | AOD_CLK | NO | NO | YES | YES | NO | YES | | LFTWIKO | YES | NO | DEEPSLEEP<br>BACKUP | NO | NO | NO | IES | IES | NO | TES | | LPTMR1 | YES NO | | ACTIVE<br>SLEEP | AOD_CLK | NO | NO | YES | 'ES YES | NO | YES | | LFINKI | 165 | NO | DEEPSLEEP<br>BACKUP | NO | INO | NO | 123 | 169 | INU | 169 | <sup>\*</sup>ERFO not available in 24 WLP parts. #### **Serial Peripherals** #### I<sup>2</sup>C Interface (I2C) The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many, or many-to-many communications medium. These engines support Standard-mode, Fast-mode, Fast-mode Plus, and High-speed mode I<sup>2</sup>C speeds. It provides the following features: - Controller or target mode operation - · Supports up to four different target addresses in target mode - Supports standard 7-bit addressing or 10-bit addressing - RESTART condition - Interactive receive mode - Transmit FIFO preloading - Support for clock stretching to allow slower target devices to operate on higher speed busses - Multiple transfer rates - Standard-mode: 100kbps - Fast-mode: 400kbps - Fast-mode Plus: 1000kbps - · High-speed mode: 3400kbps - Internal filter to reject noise spikesReceive FIFO depth of 8 bytes - Transmit FIFO depth of 8 bytes The MAX32670 provides three instances of the I<sup>2</sup>C peripheral (I2C0, I2C1, and I2C2). #### Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) is a highly configurable, flexible, and efficient synchronous interface among multiple SPI devices on a single bus. The bus uses a single clock signal and multiple data signals, and one or more target select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead. The provided SPI peripherals can operate in either target or controller mode and provide the following features: - SPI modes 0, 1, 2, and 3 for single-bit communication - 3- or 4-wire mode for single-bit target device communication - Full-duplex operation in single-bit, 4-wire mode - Multicontroller mode fault detection - Programmable interface timing - Programmable SCK frequency and duty cycle - 32-byte transmit and receive FIFOs - Target select assertion and deassertion timing with respect to leading/trailing SCK edge The MAX32670 provides multiple instances of the SPI peripheral. See Table 5 for configuration options. #### **Table 5. SPI Configuration Options** | INSTANCE | DATA | TARGET SELECT LINES | | | | | |----------|-------------------|---------------------|--------|--|--|--| | INSTANCE | DATA | 40 TQFN-EP | 24 WLP | | | | | SPI0 | 3 wire,<br>4 wire | 1 | 1 | | | | | SPI1 | 3 wire,<br>4 wire | 1 | 0 | | | | | SPI2 | N/A | N/A | N/A | | | | #### I<sup>2</sup>S Interface (I2S) The I<sup>2</sup>S interface is a bidirectional, four-wire serial bus that provides serial communications for codecs and audio amplifiers compliant with the I<sup>2</sup>S Bus Specification, June 5, 1996. It provides the following features: - Controller and target mode operation - Selectable bits per word from 1 to 32 - Receive and transmit DMA support - Word-select polarity control - First bit position selection - Interrupts generated for FIFO status - Receiver FIFO depth of 32 bytes - Transmitter FIFO depth of 32 bytes The number of instances is shown in Table 6. ### Table 6. MAX32670 I<sup>2</sup>S Instances | PACKAGE | INSTANCES | |------------|-----------| | 40 TQFN-EP | 1 | | 24 WLP | 0 | #### **UART (UART, LPUART)** The universal asynchronous receiver-transmitter (UART, LPUART) interface supports full-duplex asynchronous communication with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry-standard request to send (RTS) and clear to send (CTS) flow control signaling. Each instance is individually programmable. - 2-wire interface or 4-wire interface with flow control - 8-byte send/receive FIFO - Full-duplex operation for asynchronous data transfers - Interrupts available for multiple events reduce overhead: - · Frame error - Parity error - CTS - · Receiver FIFO overrun - FIFO full - FIFO partially full - · Automatic parity and frame error detection - Independent baud-rate generator - Programmable 9th-bit parity support - Multidrop support - Start/stop bit support - Hardware flow control using RTS/CTS - Two DMA channels can be connected (read and write FIFOs) Programmable word size (5 bits to 8 bits) The instances of the peripheral, operating modes, and clock source options are shown in <u>Table 7</u>. All instances may not be available in every package configuration; see the <u>Ordering Information</u> table for the specific instances available by part number. #### Table 7. MAX32670 UART Instances | INSTANCE | OPERATING MODES | CLOCK SOURCE | | | | | | | | | |----------|------------------|--------------|------|-------|------|-------|----------|----------|--|--| | INSTANCE | OPERATING MODES | AOD_PCLK | IBRO | ERFO* | INRO | ERTCO | EXT_CLK1 | EXT_CLK2 | | | | UART0 | ACTIVE | YES | YES | YES | NO | NO | YES | NO | | | | UART1 | ACTIVE | YES | YES | YES | NO | NO | YES | NO | | | | UART2 | ACTIVE | YES | YES | YES | NO | NO | YES | NO | | | | LPUART0 | ACTIVE/SLEEP | AOD_CLK | NO | NO | YES | YES | NO | YES | | | | LFUARIU | DEEPSLEEP/BACKUP | NO | INU | INU | 123 | 163 | INO | 1 5 | | | <sup>\*</sup>ERFO not available in 24 WLP parts. #### Security #### **ROM Bootloader** The bootloader allows the loading and verification of program memory through a serial interface. Features include: - ROM-based - Bootloader interface through UART - Program loading of Motorola<sup>®</sup> SREC format files - · Permanent lock state prevents altering or erasing program memory through the ROM bootloader - Access to the USN for device or customer application identification - Disable SWD interface to block debug access port functionality The contents of SRAM are not guaranteed following the activation of the bootloader. #### **Secure Boot** On devices that support the secure boot feature, the device ensures software integrity by automatically comparing program memory against a stored HMAC SHA-256 hash value after every reset. A program that fails the integrity check indicates corrupted or modified program memory and is prevented from executing any instructions. Devices with the secure boot feature also provide an optional challenge/response that authenticates before executing bootloader commands. #### **AES** The dedicated hardware-based AES engine supports the following algorithms: - AES-128 - AES-192 - AES-256 The AES keys are automatically generated by the engine and stored in dedicated flash to protect against tampering. Key generation and storage is transparent to the user. #### **True Random Number Generator (TRNG)** Random numbers are a vital part of a secure application, providing random numbers that are useable for cryptographic seeds or strong cryptography keys to ensure data privacy. Software can use random numbers to trigger asynchronous events that result in nondeterministic behavior. The TRNG is continuously updated by a high-quality, physically-unpredictable entropy source. It generates one random bit per cryptographic clock cycle. #### Cyclic Redundancy Check (CRC) Module A CRC hardware module provides fast calculations and data integrity checks by application software. The CRC polynomial is programmable to support custom CRC algorithms as well as the common algorithms shown in <u>Table 8</u>. **Table 8. Common CRC Polynomials** | ALGORITHM | POLYNOMIAL EXPRESSION | |-----------------|---------------------------------------------------------------------------------------------------------------------------------| | CRC-32-ETHERNET | $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^{8} + x^{7} + x^{5} + x^{4} + x^{2} + x^{1} + x^{0}$ | | CRC-CCITT | $x^{16} + x^{12} + x^{5} + x^{0}$ | | CRC-16 | $x^{16} + x^{12} + x^2 + x^0$ | | USB DATA | $x^{16} + x^{12} + x^2 + x^0$ | | PARITY | $x^1 + x^0$ | #### Serial Wire Debug (SWD) and Development Interface The device provides an Arm Debug Access Port (DAP) that supports debugging during application development. The DAP enables an external debugger to access the device. The DAP is a standard Arm CoreSight™ SWD port and uses a two-pin serial interface (SWDCLK and SWDIO). #### **Applications Information** #### **Bypass Capacitor Recommendations** The proper use of bypass capacitors reduces noise generated by the IC into the ground plane. The <u>Pin Descriptions</u> table indicates which pins should be connected to bypass capacitors, and the appropriate ground plane. It is recommended that one instance of a bypass capacitor should be connected to each pin/ball of the IC package. For example, if the *Pin Descriptions* table shows four device pins associated with voltage supply A, a separate capacitor should be connected to each pin for a total of four capacitors. Capacitors should be placed as close as possible to their corresponding device pins. Pins which recommend more than one value of capacitor per pin should place them in parallel with the lowest value capacitor first, closest to the pin. #### **RTC Crystal Guidelines** The internal low-power RTC oscillator minimizes power consumption and maximizes battery life. The RTC crystal must be designed to reach its nominal frequency with 6pF (called $C_L$ or $C_{L\_XTAL}$ in the <u>Electrical Characteristics</u> table) of load capacitance. Crystals designed for values of $C_{L\_XTAL}$ greater than 6pF are not supported. Note that crystal load capacitors are electrically in series across the crystal, so the correct value of total pad and trace capacitance for a "6pF crystal" is 12pF per terminal. The RTC in this part includes integrated load capacitors. External load capacitors are not required for RTC operation. A digital trim feature can compensate for RTC inaccuracies of up to ±127ppm when compared against an external reference clock. Refer to the device User Guide for details. Although they are not required, customers can also tune the clock using external load capacitors. Final C values must be determined after the PCB layout is complete. However, the low-power design of the RTC oscillator imposes a maximum of 12pF (CPAD + CSTRAY + CL XTAL) total per pin. If the RTC is unused, the preferred solution is to connect 32KIN to $V_{SS}$ through a 1k $\Omega$ resistor. Cost or space-contrained designs can connect 32KIN directly to $V_{SS}$ . The 32KOUT pin should be left unconnected. #### **ROM Bootloader Activation** The bootloader samples the bootloader stimulus pins during any of the bootloader events shown in <u>Table 9</u>. If any of the stimulus pins are not in their active state during a bootloader activation event, the bootloader is bypassed and the device begins executing the application code. If all stimulus pins are in their active state during a bootloader activation event, the application software does not execute and instead the ROM bootloader assumes control of the device. The device outputs a status prompt and begins a bootloader session with the host system controlling the programming. While the ROM bootloader is in control, the stimulus pins are ignored and can be driven to any value or used for communication if applicable. The bootloader session is terminated at any time by performing a POR or asserting RSTN while the stimulus pins are in their inactive state. #### Table 9. ROM Bootloader Interface | PART NUMBER | INTERFACE PINS | STIMULUS PINS | BOOTLOADER ACTIVATION EVENTS | |-------------|---------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------| | All devices | UART0A_RX (P0.8)<br>UART0A_TX (P0.9)<br>SWDCLK (P0.1)<br>RSTN | UART0_RX (P0.8, active low)<br>SWDCLK (P0.1, active low) | POR System Reset (including RSTN and WDT resets) Exit from BACKUP Exit from STORAGE | #### Typical Fixed Current Consumption Temperature Variance #### Single-Supply ACTIVE Mode ### Table 10. Single-Supply Operation Fixed V<sub>DD</sub> Current Consumption ACTIVE Mode | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | TYPICAL | UNITS | | |-----------|--------|-------------------|------------|---------|-------|--| |-----------|--------|-------------------|------------|---------|-------|--| Table 10. Single-Supply Operation Fixed $V_{DD}$ Current Consumption ACTIVE Mode (continued) | | | | | -40°C | 25°C | 55°C | 85°C | 105°C | | |-------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|------|------|------|-------|----| | | | | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 634 | 735 | 863 | 1127 | 1477 | μA | | | | Fixed, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in ACTIVE mode 0MHz execution, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 544 | 659 | 760 | 956 | 1241 | μΑ | | V <sub>DD</sub> Current | | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 474 | 563 | 654 | 819 | 1063 | μΑ | | Mode | 'DD_FACTS | Fixed, IPO enabled, total current into $V_{DD}$ pin, $V_{DD}$ = 1.8V, CPU in ACTIVE mode 0MHz execution, inputs tied to $V_{SS}$ or $V_{DD}$ , outputs source/sink 0mA | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 618 | 754 | 847 | 1099 | 1435 | μΑ | | | | | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 525 | 633 | 734 | 961 | 1242 | μΑ | | | | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 455 | 538 | 626 | 815 | 1052 | μА | #### **Single-Supply SLEEP Mode** # Table 11. Single-Supply Operation Fixed V<sub>DD</sub> Current Consumption SLEEP Mode | DADAMETER | CVMDOL | COMMON CONDITIONS | CONDITIONS | | 1 | YPICA | L | | UNITS | |---------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|------|-------|------|-------|-------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | Fixed, IPO enabled, total current into VDD pin, VDD = 3.3V, CPU in SLEEP mode, inputs tied to VSS or VDD, outputs source/sink 0mA FSLPS Fixed, IPO enabled, total current into VDD pin, VDD = 1.8V, CPU in SLEEP | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 634 | 735 | 863 | 1127 | 1477 | μΑ | | | | | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 544 | 659 | 760 | 956 | 1241 | μΑ | | V <sub>DD</sub> Current<br>SLEEP Mode | I <sub>DD_FSLPS</sub> | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 474 | 563 | 654 | 819 | 1063 | μΑ | | | | | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 618 | 754 | 847 | 1099 | 1435 | μΑ | | | mode, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 525 | 633 | 734 | 961 | 1242 | μΑ | | # Table 11. Single-Supply Operation Fixed $V_{DD}$ Current Consumption SLEEP Mode (continued) | PARAMETER | SYMBOL COM | COMMON CONDITIONS | CONDITIONS | | LIMITO | | | | | |-----------|------------|-------------------|-----------------------------------------------------|-------|--------|------|------|-------|-------| | PARAWEIER | STWIBUL | COMMON CONDITIONS | | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 455 | 538 | 626 | 815 | 1052 | μА | #### **Single-Supply DEEPSLEEP Mode** # Table 12. Single-Supply Operation Fixed $V_{DD}$ Current Consumption DEEPSLEEP Mode | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS - | | UNITS | | | | | |-------------------------------|------------|-----------------------------------|------------------------|-------|-------|------|------|-------|-------| | | | | | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | V <sub>DD</sub> Fixed Current | | Standby state with full data | V <sub>DD</sub> = 3.3V | 1.44 | 4 | 9.7 | 24.7 | 49 | μA | | DEEPSLEEP<br>Mode | IDD_FDSLPS | retention and 160KB SRAM retained | V <sub>DD</sub> = 1.8V | 1.3 | 3.7 | 9.3 | 24.2 | 48.3 | μA | #### **Single-Supply BACKUP Mode** ### Table 13. Single-Supply Operation Fixed V<sub>DD</sub> Current Consumption BACKUP Mode | PARAMETER | SYMBOL | COMMON | CONDITIONS | | 1 | YPICA | L | | UNITS | |-------------------------------|-----------------------|-----------------------------------------|-------------------------------------------------|---------------------|------|-------|------|-------|-------| | PARAMETER | STWIBUL | CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | I <sub>DD_FBKUS</sub> | | 0KB SRAM retained, retention regulator disabled | 0.28 | 0.38 | 0.57 | 1 | 1.75 | μA | | | | V <sub>DD</sub> = 3.3V,<br>RTC disabled | 20KB SRAM retained | 0.64 | 1.08 | 1.96 | 4.3 | 8.2 | μA | | | | | 40KB SRAM retained | 0.72 | 1.4 | 2.84 | 6.6 | 12.8 | μA | | | | | 80KB SRAM retained | 0.89 | 1.9 | 4.1 | 9.9 | 19.5 | μA | | V <sub>DD</sub> Fixed Current | | | 160KB SRAM retained | 1.2 | 2.8 | 6.1 | 15.2 | 30.3 | μΑ | | BACKUP Mode | | | 0KB SRAM retained, retention regulator disabled | 0.13 | 0.15 | 0.22 | 0.48 | 1 | μA | | | | V <sub>DD</sub> = 1.8V, | 20KB SRAM retained | 0.49 | 0.86 | 1.64 | 3.8 | 7.5 | μA | | | | RTC disabled | 40KB SRAM retained | 0.58 | 1.2 | 2.5 | 6.1 | 12.1 | μA | | | | | 80KB SRAM retained | 0.75 | 1.7 | 3.7 | 9.4 | 18.7 | μA | | | | | | 160KB SRAM retained | 1.06 | 2.58 | 5.8 | 14.7 | 29.7 | #### **Single-Supply STORAGE Mode** ## Table 14. Single-Supply Operation Fixed V<sub>DD</sub> Current Consumption STORAGE Mode | | 0 11 7 1 00 | | | | | | | | | |--------------------------------------------|-------------------|------------------------|-------|-------|------|------|-------|--------|--| | PARAMETER | SYMBOL | CONDITIONS | | UNITS | | | | | | | PARAMETER | STMBOL CONDITIONS | | -40°C | 25°C | 55°C | 85°C | 105°C | DIVITO | | | V Fixed Current STORACE Mode | 1 | V <sub>DD</sub> = 3.3V | 0.23 | 0.33 | 0.51 | 0.96 | 1.68 | μA | | | V <sub>DD</sub> Fixed Current STORAGE Mode | IDD_FSTOS | V <sub>DD</sub> = 1.8V | 0.094 | 0.11 | 0.19 | 0.45 | 0.94 | μA | | #### **Dual-Supply ACTIVE Mode** # Table 15. Dual-Supply Operation Fixed V<sub>CORE</sub> Current Consumption ACTIVE Mode | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | | | UNITS | | | | |------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|------|-------|------|-------|-------| | PARAMETER | STWIBOL | | | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | VCORE<br>Current<br>ACTIVE<br>Mode | ICORE_FACTD | Fixed, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in ACTIVE mode 0MHz execution, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/ sink 0mA | OVR = [10],<br>V <sub>CORE</sub> =<br>1.1V | 222 | 311 | 410 | 663 | 996 | μΑ | | | | | OVR = [01],<br>V <sub>CORE</sub> =<br>1.0V | 131 | 209 | 310 | 483 | 760 | μΑ | | | | | OVR = [00],<br>V <sub>CORE</sub> =<br>0.9V | 54 | 106 | 171 | 317 | 52 | μΑ | #### **Dual-Supply ACTIVE Mode** ### Table 16. Dual-Supply Operation Fixed V<sub>DD</sub> Current Consumption ACTIVE Mode | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | | Т | YPICA | L | | UNITS | |-------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|------|-------|------|-------|-------| | PARAMETER | STIVIBUL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | Fixed, IPO enabled, total current into $V_{DD}$ pin, $V_{DD} = 3.3V$ , CPU in ACTIVE mode, inputs tied to $V_{SS}$ or $V_{DD}$ , outputs source/sink 0mA Fixed, IPO enabled, total current into $V_{DD}$ pin, $V_{DD} = 1.8V$ , CPU in ACTIVE mode, inputs tied to $V_{SS}$ or $V_{DD}$ , outputs source/sink 0mA | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 360 | 391 | 406 | 424 | 441 | μΑ | | | | | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 360 | 390 | 406 | 424 | 441 | μΑ | | V <sub>DD</sub> Current | | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 356 | 387 | 402 | 420 | 437 | μΑ | | Mode | IDD_FACTD | | OVR = [10],<br>internal<br>regulator set<br>to 1.1V | 341 | 372 | 388 | 406 | 422 | μΑ | | | | | OVR = [01],<br>internal<br>regulator set<br>to 1.0V | 341 | 372 | 387 | 405 | 421 | μΑ | | | | | OVR = [00],<br>internal<br>regulator set<br>to 0.9V | 338 | 369 | 384 | 401 | 417 | μΑ | ### **Dual-Supply SLEEP Mode** # Table 17. Dual-Supply Operation Fixed V<sub>CORE</sub> Current Consumption SLEEP Mode | | | ) charaman i man i COL | (E - 0 | | | | | | | |--------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|--------|------|------|-------|-------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | | LINUTO | | | | | | | | | | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | V <sub>CORE</sub><br>Current<br>SLEEP Mode | I <sub>CORE_FSLPD</sub> | Fixed, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in SLEEP mode, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>V <sub>CORE</sub> =<br>1.1V | 222 | 311 | 410 | 663 | 996 | μA | Table 17. Dual-Supply Operation Fixed V<sub>CORE</sub> Current Consumption SLEEP Mode (continued) | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | | UNITS | | | | | |-----------|---------|-------------------|--------------------------------------------|-------|-------|------|------|-------|-------| | PARAMETER | STIMBUL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | OVR = [01],<br>V <sub>CORE</sub> =<br>1.0V | 131 | 209 | 310 | 483 | 760 | μA | | | | | OVR = [00],<br>V <sub>CORE</sub> =<br>0.9V | 54 | 106 | 171 | 317 | 523 | μA | #### **Dual-Supply SLEEP Mode** # Table 18. Dual-Supply Operation Fixed V<sub>DD</sub> Current Consumption SLEEP Mode | DADAMETER | CVMDOL | COMMON CONDITIONS | CONDITIONS | | 1 | YPICA | L | | LIMITO | |-------------------------|--------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------|-------|------|-------|------|-------|--------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | OVR = [10],<br>V <sub>CORE</sub> =<br>1.1V | 360 | 391 | 406 | 424 | 441 | μΑ | | V <sub>DD</sub> Current | mode inputs tied to Voc or Voc | OVR = [01],<br>V <sub>CORE</sub> =<br>1.0V | 360 | 390 | 406 | 424 | 441 | μΑ | | | | laaa | oupute sources on in the same | OVR = [00],<br>V <sub>CORE</sub> =<br>0.9V | 356 | 387 | 402 | 420 | 437 | μΑ | | SLEEP Mode | | Fixed, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in SLEEP | OVR = [10],<br>V <sub>CORE</sub> =<br>1.1V | 341 | 372 | 388 | 406 | 422 | μΑ | | | | | OVR = [01],<br>V <sub>CORE</sub> =<br>1.0V | 341 | 372 | 387 | 405 | 421 | μΑ | | | | Carpaid Soulion of the Committee | OVR = [00],<br>V <sub>CORE</sub> =<br>0.9V | 338 | 369 | 384 | 401 | 417 | μΑ | #### **Dual-Supply DEEPSLEEP Mode** # Table 19. Dual-Supply Operation Fixed V<sub>CORE</sub> Current Consumption DEEPSLEEP Mode | PARAMETER | SYMBOL | CONDITIONS | | UNITS | | | | | |-------------------------------------------------|--------------|-------------------------------------------------------|------|-------|-------|-------|------|----| | PARAMETER | STWIBOL | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 4.9 | 10.5 | 20 | 43 | 78 | μA | | V <sub>CORE</sub> Fixed-Current, DEEPSLEEP Mode | ICORE_FDSLPD | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 1.26 | 4 | 9.8 | 25 | 49 | μA | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 4.9 | 10.5 | 20 | 43.6 | 78.9 | μA | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 1.25 | 4 | 9.8 | 25 | 49 | μA | #### **Dual-Supply DEEPSLEEP Mode** # Table 20. Dual-Supply Operation Fixed $V_{\mbox{\scriptsize DD}}$ Current Consumption DEEPSLEEP Mode | PARAMETER | SYMBOL | CONDITIONS | | | UNITS | | | | |-----------------------------------------------|------------|-------------------------------------------------------|-------|-------|-------|-------|-------|-------| | PARAMETER | STWIBOL | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | ONITO | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.262 | 0.36 | 0.531 | 0.965 | 1.67 | μΑ | | V Fixed Current DEEDSLEED Mode | IDD_FDSLPD | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.254 | 0.36 | 0.532 | 0.964 | 1.69 | μA | | V <sub>DD</sub> Fixed-Current, DEEPSLEEP Mode | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.127 | 0.149 | 0.22 | 0.48 | 0.99 | μΑ | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.127 | 0.149 | 0.22 | 0.48 | 0.99 | μA | #### **Dual-Supply BACKUP Mode** # Table 21. Dual-Supply Operation Fixed V<sub>CORE</sub> Current Consumption BACKUP Mode | DADAMETED | OVMDOL | COMMON CONDITIONS | CONDITIONS | | 7 | TYPICA | L | | LINUTO | |-----------------------------------------------------|-------------|-------------------------------------------------------------------|----------------------------------------------------------|-------|-------|--------|------|-------|--------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.115 | 0.3 | 0.856 | 2.6 | 5.7 | μΑ | | | | 0KB SRAM retained with RTC disabled, retention regulator disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.058 | 0.19 | 0.626 | 2.06 | 4.67 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.11 | 0.297 | 0.86 | 2.6 | 5.7 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.058 | 0.187 | 0.623 | 2.05 | 4.69 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.595 | 1.37 | 2.93 | 7.1 | 13.8 | μΑ | | V <sub>CORE</sub> Fixed-<br>Current,<br>BACKUP Mode | ICORE_FBKUD | 20KB SRAM retained with | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.177 | 0.6 | 1.64 | 4.6 | 9.7 | μΑ | | | | RTC disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.59 | 1.37 | 2.93 | 7.1 | 13.9 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.179 | 0.6 | 1.65 | 4.6 | 9.7 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 1.07 | 2.39 | 4.86 | 11.2 | 21.1 | μΑ | | | | 40KB SRAM retained with RTC disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.3 | 0.99 | 2.55 | 6.95 | 14.2 | μА | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 1.07 | 2.39 | 4.9 | 11.2 | 21.3 | μΑ | Table 21. Dual-Supply Operation Fixed $V_{\mbox{CORE}}$ Current Consumption BACKUP Mode (continued) | DADAMETED | CVMDOL | COMMON CONDITIONS | CONDITIONS | | 1 | TYPICA | L | | LINUTO | |-----------|--------|--------------------------|----------------------------------------------------------|-------|------|--------|------|-------|--------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.3 | 0.99 | 2.56 | 7 | 14.3 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 1.97 | 4.15 | 7.9 | 17.1 | 31.5 | μΑ | | | | 80KB SRAM retained with | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.52 | 1.6 | 3.9 | 10.2 | 20.5 | μΑ | | | | RTC disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 1.99 | 4.15 | 7.9 | 17.2 | 31.7 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.52 | 1.6 | 3.9 | 10.2 | 20.6 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 3.7 | 7.4 | 13.2 | 27.2 | 49 | μΑ | | | | 160KB SRAM retained with | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.94 | 2.7 | 6.2 | 15.7 | 31.2 | μΑ | | | | RTC disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 3.71 | 7.4 | 13.3 | 27.3 | 49.3 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.947 | 2.7 | 6.3 | 15.7 | 31.3 | μА | #### **Dual-Supply BACKUP Mode** # Table 22. Dual-Supply Operation Fixed V<sub>DD</sub> Current Consumption BACKUP Mode | DADAMETED | OVMDOL | COMMON CONDITIONS | CONDITIONS | | UNITS | | | | | |---------------------------------------------------|-----------------------|----------------------------------------|----------------------------------------------------------|-------|-------|------|------|-------|-------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | V <sub>DD</sub> Fixed-<br>Current,<br>BACKUP Mode | | 0KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | I <sub>DD_FBKUD</sub> | disabled, retention regulator disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | | | | 20KB SRAM retained with RTC disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | Table 22. Dual-Supply Operation Fixed $V_{\mbox{\scriptsize DD}}$ Current Consumption BACKUP Mode (continued) | DADAMETER | CAMBOI | COMMON CONDITIONS | CONDITIONS | | 1 | TYPICA | UNITS | | | |-----------|--------|------------------------------|----------------------------------------------------------|-------|------|--------|-------|-------|-------| | PARAMETER | SYMBOL | COMMON CONDITIONS | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNIIS | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | | 40KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | | 80KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μΑ | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μΑ | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>1.1V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μΑ | | | | 160KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> =<br>0.855V | 0.26 | 0.36 | 0.53 | 0.97 | 1.7 | μA | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>1.1V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> =<br>0.855V | 0.13 | 0.15 | 0.22 | 0.48 | 0.99 | μA | #### **Dual-Supply STORAGE Mode** # Table 23. Dual-Supply Operation Fixed $V_{\mbox{CORE}}$ Current Consumption STORAGE Mode | PARAMETER | SYMBOL | CONDITIONS | | UNITS | | | | | | |-----------------------------------------------|------------|-----------------------------------------------------|-------|-------|------|------|-------|--------|--| | PARAMETER | STWIBOL | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | 0.4110 | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.064 | 0.25 | 0.8 | 2.58 | 5.71 | μA | | | V <sub>CORE</sub> Fixed-Current, STORAGE Mode | CORE_FSTOD | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.009 | 0.14 | 0.57 | 2.02 | 4.68 | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.064 | 0.25 | 0.8 | 2.57 | 5.72 | μA | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.007 | 0.139 | 0.57 | 2.03 | 4.67 | μA | | #### **Dual-Supply STORAGE Mode** # Table 24. Dual-Supply Operation Fixed V<sub>DD</sub> Current Consumption STORAGE Mode | PARAMETER | SYMBOL | OL CONDITIONS | | TYPICAL | | | | | | |--------------------------------------------|-----------------------|--------------------------------------------------|-------|---------|------|------|-------|-------|--| | PARAMETER | STWIBOL | CONDITIONS | -40°C | 25°C | 55°C | 85°C | 105°C | UNITS | | | | | $V_{DD} = 3.3V, V_{CORE} = 1.1V$ | 0.22 | 0.32 | 0.49 | 0.93 | 1.66 | μA | | | V Fixed Current STORACE Mede | I <sub>DD_FSTOD</sub> | $V_{DD} = 3.3V, V_{CORE} = 1.1V$ | 0.21 | 0.31 | 0.48 | 0.92 | 1.64 | μA | | | V <sub>DD</sub> Fixed-Current, STORAGE Mod | | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V | 0.092 | 0.11 | 0.19 | 0.44 | 0.95 | μA | | | | | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V | 0.092 | 0.11 | 0.19 | 0.44 | 0.95 | μA | | ## **Ordering Information** | PART NUMBER | SPI | I <sup>2</sup> C | TMR | LPTMR | UART | LPUART | I <sup>2</sup> S | ROM<br>BOOT<br>LOADER | SECURE<br>BOOT | GPIO | DEFAULT<br>SYS_OSC | PIN-<br>PACKAGE | |----------------|-----|------------------|-----|-------|------|--------|------------------|-----------------------|----------------|------|--------------------|-------------------------------------------------| | MAX32670GTL+ | 2 | 3 | 4 | 2 | 3 | 2 | 1 | Yes | No | 31 | IPO | 40 TQFN-<br>EP, 5mm x<br>5mm,<br>0.4mm<br>pitch | | MAX32670GTL+T | 2 | 3 | 4 | 2 | 3 | 2 | 1 | Yes | No | 31 | IPO | 40 TQFN-<br>EP 5mm x<br>5mm,<br>0.4mm<br>pitch | | MAX32670GLL+ | 2 | 3 | 4 | 2 | 3 | 2 | 1 | Yes | No | 31 | IBRO | 40 TQFN-<br>EP, 5mm x<br>5mm,<br>0.4mm<br>pitch | | MAX32670GLL+T | 2 | 3 | 4 | 2 | 3 | 2 | 1 | Yes | No | 31 | IBRO | 40 TQFN-<br>EP 5mm x<br>5mm,<br>0.4mm<br>pitch | | MAX32670BGWG+ | 2 | 2 | 4 | 1 | 3 | 1 | 0 | Yes | No | 17 | IBRO | 24 WLP<br>1.75mm x<br>2.50mm,<br>0.4mm<br>pitch | | MAX32670BGWG+T | 2 | 2 | 4 | 1 | 3 | 1 | 0 | Yes | No | 17 | IBRO | 24 WLP<br>1.75mm x<br>2.50mm,<br>0.4mm<br>pitch | All versions provide 384KB (376KB user) of flash memory, 160KB SRAM, one RTC, CRC and AES accelerators, TRNG, SWD, and two WDT. $I^2S$ = Integrated Inter-IC Sound Bus Interface SPI = serial peripheral interface *I*<sup>2</sup>C = Inter-Integrated Circuit Interface TMR = 32-bit timer LPTMR = low-power 32-bit timer UART = universal asynchronous receiver-transmitter LPUART = low-power UART WDT = watchdog timer GPIO = general-purpose I/O pins SYS\_OSC = system oscillator +Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel ## MAX32670 # High-Reliability, Ultra-Low-Power Microcontroller Powered by Arm Cortex-M4 Processor with FPU for Industrial and IoT ## **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | 0 | 4/20 | Initial release | _ | | 1 | 5/20 | Added MAX32671 and updated <i>Pin Descriptions</i> . | 1–44 | | 2 | 5/21 | Updated <u>Pin Descriptions</u> . Updated <u>Simplified Block Diagram</u> . Added Bootloader and Secure Boot descriptions. Added new Bootloader Activation description in <u>Applications Information</u> . Added ERTCO stability capacitor requirements. Updated the <u>Clocking Scheme</u> . Changed the ERFO frequency range. | 1, 2, 23,<br>32–35, 36,<br>39, 42–44 | | 3 | 5/22 | Updated <u>Benefits and Features</u> , the <u>POWER</u> section of the <u>Electrical Characteristics</u> table, and the <u>Pin Description</u> table. Removed <u>UART</u> speed indication. Updated the <u>Bootloader Activation</u> section in Applications Information. Added temperature variance Table 6 through Table 20 to the <u>Applications Information</u> section. | 1, 8–14,<br>16–26,<br>36-38, 45,<br>48–55 | | 4 | 1/24 | Removed references to max UART Speed, removed ECC functionality, removed MAX32671, replaced master/slave with controller/target wording, clarified RSTN causes a system reset, clarified the last page of flash memory is reserved for system use, clarified I <sup>2</sup> S operates in both controller and target modes, removed requirement for 32KIN/32KOUT capacitors, clarified why some SRAM is not retained in <i>BACKUP</i> mode, maximum storage temperature changed from 150°C to 125°C, added <i>RTC Crystal Guidelines</i> , added 32KIN V <sub>IH</sub> and V <sub>IL</sub> values, clarified TQFN is TQFN-EP package, clarified that 40 TQFN has 2 SPI interfaces, added slew rate requirement to V <sub>DD</sub> specification in Electrical Conditions, indicated which events test bootloader activation pins, corrected Single-Wire Debug to Serial Wire Debug, added number of peripheral instances and default oscillator to <i>Ordering Information</i> | All | | 5 | 4/24 | Added 24 WLP Pin Configuration drawing and 24WLP Pin Description and 24 WLP package information, updated detailed description and <i>Ordering Information</i> with information on 24 WLP, clarified that only 376KB of 384KB flash is available as the last 8KB page of memory is reserved for system use, clarified 32-bit timers do not have down count capability, corrected I <sup>2</sup> C t <sub>VD;DAT</sub> and t <sub>VD;ACK</sub> from min values to max values, added MAX32670GLL+ and MAX32670GLL+T part numbers, corrected f <sub>INRO</sub> frequency typical value from 70kHz to 80kHz in <i>Electrical Characteristics</i> table. | 1, 2, 7, 8,<br>25, 28-32,<br>37-48, 52,<br>54, 55, 59 |