

Click here to ask an associate for production status of specific part numbers.

# 36V, 2.5A/3.5A, Fully Integrated Synchronous Buck Converter

MAX42402/MAX42403

## **General Description**

The MAX42402/MAX42403 IC are a tiny synchronous buck converter with integrated high-side and low-side switches. The MAX42402/MAX42403 are designed to deliver up to 2.5A/3.5A with a wide, 4.5V to 36V input voltage range. Voltage quality can be monitored by observing the PGOOD signal. The IC can operate in dropout by running at 99% duty cycle, making it ideal for industrial applications.

The MAX42402/MAX42403 offer externally programmable output voltage. Fixed internal frequency options of 1.5MHz/400kHz are available, which allow for small external components and reduced output ripple.

When SYNC is low, the MAX42402/MAX42403 automatically enter skip mode at light loads with an ultra-low quiescent current of 27uA at no load. A pin-selectable forced-PWM mode is also available, which helps to improve EMI performance. The devices have a spread-spectrum frequency modulation option designed to minimize EMI-radiated emissions due to the modulation frequency.

The MAX42402/MAX42403 are available in a small, 3mm x 3mm FC2QFN package and uses very few external components.

# **Key Applications**

- Industrial Automation
- Point-of-Load
- Distributed DC Power Systems

#### **Benefits and Features**

- Multiple Functions for Small Size
  - Operating Input Voltage Range: 4.5V to 36V
  - Synchronous DC-DC Converter with Integrated FETs up to 2.5A/3.5A
  - 27µA Quiescent Current in Skip Mode
  - 1.5MHz/400kHz Switching Frequency
  - · Spread-Spectrum Option
  - 3.5ms (1.5MHz)/2.5ms (400kHz) Internal Soft-Start
  - Programmable 0.8V to 12V Output Voltage Range
  - 99% Duty Cycle Operation with Low Dropout
- · High Precision for Safety-Critical Applications
  - Precision Enable Thresholds for Fully Programmable UVLO Thresholds
  - Accurate Windowed PGOOD
- Forced-PWM and Skip Operation
- Overtemperature, Overvoltage, and Short-Circuit Protection
- 3mm x 3mm FC2QFN
- -40°C to +125°C Operating Temperature Range

Ordering Information appears at end of data sheet.

# **Simplified Block Diagram**



# **Absolute Maximum Ratings**

| SUP       | 0.3V to +42V     |
|-----------|------------------|
| EN        | 0.3V to +42V     |
| BST to LX | 0.3V to +2.2V    |
| BST       | 0.3V to +44V     |
| LX        | 0.3V to SUP+0.3V |
| SYNC      | 0.3V to +6V      |
| FB        | 0.3V to +16V     |
| PGOOD     | 0.3V to +6V      |
| BIAS      | 0.3V to +2.2V    |
| SPS       | -0.3V to +2.2V   |

| to +0.3V          |
|-------------------|
| 3.5A              |
|                   |
| ±2kV              |
| ±750V             |
| (T <sub>A</sub> = |
| +150°C            |
| +150°C            |
| .+300°C           |
| ,                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# Package Information

| . donago imormanon                          |                  |
|---------------------------------------------|------------------|
| Package Code                                | F153B3F+1F       |
| Outline Number                              | <u>21-100701</u> |
| Land Pattern Number                         | 90-100241        |
| Thermal Resistance, Four-Layer EV Kit:      |                  |
| Junction to Ambient (θ <sub>JA</sub> )      | 40°C/W           |
| Junction to Case ( $\theta_{JC}$ )          | 15°C/W           |
| Thermal Resistance, Four-Layer JEDEC Board: |                  |
| Junction to Ambient (θ <sub>JA</sub> )      | 51°C/W           |
| Junction to Case (θ <sub>JC</sub> )         | 21°C/W           |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.analog.com/en/design-center/packaging-quality-symbols-footprints/package-index.html">https://www.analog.com/en/design-center/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the evaluation kit, a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/en/technical-articles/thermal-characterization-of-ic-packages.html">https://www.analog.com/en/technical-articles/thermal-characterization-of-ic-packages.html</a>.

### **Electrical Characteristics**

 $(V_{SUP} = V_{EN} = 14V, T_J = -40^{\circ}C \text{ to } +150^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C \text{ under normal conditions unless otherwise noted.}$ 

| PARAMETER                               | SYMBOL                         | CONDITIONS                                                                      | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------------|--------------------------------|---------------------------------------------------------------------------------|-------|-------|-------|-------|
| Supply Voltage Range VSUP               |                                |                                                                                 | 4.5   |       | 36    | V     |
| Supply Voltage Range                    | , 20b                          | t < 1s                                                                          |       |       | 42    | V     |
|                                         | I <sub>SUP_SHDN</sub>          | V <sub>EN</sub> = 0, T <sub>A</sub> = +25°C                                     |       | 2.75  | 5.00  |       |
| Supply Current                          | I <sub>SUP</sub>               | $V_{EN}$ = high, $V_{OUT}$ = 0.8V, no load,<br>switching, $T_A$ = +25°C         |       | 27    |       | μA    |
| SUP Undervoltage                        | V <sub>SUP_UVLO_R</sub><br>ISE | SUP voltage rising                                                              | 2.900 | 3.025 | 3.150 | V     |
| Lockout                                 | V <sub>SUP_UVLO_F</sub>        | SUP voltage falling                                                             | 2.600 | 2.725 | 2.850 | V     |
| BIAS Voltage                            | V <sub>BIAS</sub>              |                                                                                 |       | 1.8   |       | V     |
| BIAS Undervoltage<br>Lockout            | V <sub>BIAS_UVLO</sub>         | BIAS voltage rising                                                             | 1.58  | 1.63  | 1.68  | V     |
| BIAS Undervoltage<br>Lockout Hysteresis | V <sub>BIAS_UVLO_</sub>        | BIAS UVLO hysteresis (Note 3)                                                   |       | 65    |       | mV    |
| BUCK CONVERTER                          |                                |                                                                                 |       |       |       |       |
| Output Voltage<br>Adjustable Range      | V <sub>OUT</sub>               |                                                                                 | 0.8   |       | 12    | V     |
| Feedback Voltage<br>Accuracy            | V <sub>FB_PWM</sub>            | V <sub>FB</sub> = 0.8V, PWM mode, no load, T <sub>A</sub> = -<br>40°C to +125°C | 0.788 | 0.800 | 0.812 | V     |
| Feedback Leakage<br>Current             | I <sub>FB</sub>                | V <sub>FB</sub> = 0.8V, T <sub>A</sub> = +25°C                                  |       |       | 100   | nA    |
| High-Side DMOS On-<br>Resistance        | R <sub>DSON_HS</sub>           | V <sub>BIAS</sub> = 1.8V, I <sub>LX</sub> = 0.5A                                |       | 96    | 175   | mΩ    |
| Low-Side DMOS On-<br>Resistance         | R <sub>DSON_LS</sub>           | V <sub>BIAS</sub> = 1.8V, I <sub>LX</sub> = 0.5A                                |       | 46    | 90    | mΩ    |
| High-Side DMOS I <sub>LIM</sub>         |                                | MAX42402                                                                        | 3.3   | 4.0   | 4.7   | A     |
| Current-Limit Threshold                 |                                | MAX42403                                                                        | 4.375 | 5.300 | 6.200 |       |
| LX Leakage                              | I <sub>LX_LKG</sub>            | $V_{SUP} = 36V$ , $V_{LX} = 0V$ , or $V_{LX} = 36V$ , $T_A = +25$ °C            |       |       | 1     | μA    |
| Soft-Start Ramp Time                    | t <sub>SS</sub>                | $f_{SW} = 400kHz$                                                               | 2.5   |       |       | ms    |
| - Cont-Otart Namp Time                  | 33                             | $f_{SW} = 1.5MHz$                                                               |       | 3.5   |       |       |
| Minimum On-Time                         | t <sub>ON</sub>                |                                                                                 |       | 37    | 65    | ns    |
| Maximum Duty Cycle                      | D <sub>MAX</sub>               | Dropout mode                                                                    | 98    | 99    |       | %     |
| SWITCHING FREQUENC                      | CY                             |                                                                                 |       |       |       |       |
| PWM Switching                           | f <sub>SW</sub>                | $f_{SW} = 400kHz$                                                               | 360   | 400   | 440   | kHz   |
| Frequency                               | -300                           | f <sub>SW</sub> = 1.5MHz                                                        | 1.375 | 1.500 | 1.625 | MHz   |
| SYNC External Clock                     | f <sub>SYNC</sub>              | $f_{SW} = 400 \text{kHz}$ 360                                                   |       |       | 600   | kHz   |
| Frequency                               | ONIC                           | f <sub>SW</sub> = 1.5MHz                                                        | 1.215 |       | 1.845 | MHz   |
| Spread Spectrum                         | SPS                            | Percentage of f <sub>SW</sub>                                                   |       | ±6    |       | %     |
| PGOOD OUTPUT                            |                                |                                                                                 |       |       |       |       |
| PGOOD UV Threshold                      | V <sub>PGOOD_UV_</sub><br>THR  | V <sub>OUT</sub> rising                                                         | 91.75 | 94.00 | 96.25 | %     |

 $(V_{SUP} = V_{EN} = 14V, T_J = -40^{\circ}C \text{ to } +150^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C \text{ under normal conditions unless otherwise noted.}$ 

| PARAMETER                      | SYMBOL                        | CONDITIONS               |                                                       | MIN    | TYP    | MAX    | UNITS |
|--------------------------------|-------------------------------|--------------------------|-------------------------------------------------------|--------|--------|--------|-------|
|                                | V <sub>PGOOD_UV_</sub><br>THF | V <sub>OUT</sub> falling |                                                       | 90.75  | 93.00  | 95.25  |       |
| PGOOD OV Threshold             | V <sub>PGOOD_OV_</sub><br>THR | V <sub>OUT</sub> rising  |                                                       | 102.75 | 105.00 | 107.25 | %     |
|                                | V <sub>PGOOD_OV_</sub><br>THF | V <sub>OUT</sub> falling |                                                       | 101.75 | 104.00 | 106.25 | 70    |
| PGOOD Debounce                 | <sup>t</sup> DEB_rising       | PWM mode                 | UV rising, OV falling, f <sub>SW</sub> = 1.5MHz       |        | 180    |        |       |
| Time                           | <sup>t</sup> DEB_falling      | PWM mode                 | UV falling, OV<br>rising, f <sub>SW</sub> =<br>1.5MHz |        | 70     |        | μs    |
| PGOOD Leakage<br>Current       | I <sub>PGOOD_LKG</sub>        |                          |                                                       |        |        | 2      | μA    |
| PGOOD Low Voltage<br>Level     | V <sub>PGOOD_LOW</sub>        | Sinking 1mA              |                                                       |        |        | 0.4    | V     |
| LOGIC LEVELS                   |                               |                          |                                                       |        |        |        |       |
| EN High Voltage Level          | V <sub>EN_HIGH</sub>          |                          |                                                       | 0.825  | 0.900  | 0.975  | V     |
| EN Low Voltage Level           | V <sub>EN_LOW</sub>           |                          |                                                       | 0.625  | 0.700  | 0.775  | V     |
| EN Hysteresis                  |                               | ( <u>Note 3</u> )        |                                                       |        | 200    |        | mV    |
| EN Input Current               | I <sub>EN</sub>               | $V_{EN} = V_{SUP} = 3$   | 6V, T <sub>A</sub> = +25°C                            |        |        | 1      | μΑ    |
| SYNC High-Voltage<br>Level     | V <sub>SYNC_HIGH</sub>        |                          |                                                       | 1.4    |        |        | V     |
| SYNC Low-Voltage<br>Level      | V <sub>SYNC_LOW</sub>         |                          |                                                       |        |        | 0.4    | V     |
| SPS High-Voltage Level         | V <sub>SPS_HIGH</sub>         |                          |                                                       | 1.4    |        |        |       |
| SPS Low-Voltage Level          | V <sub>SPS_LOW</sub>          |                          |                                                       |        |        | 0.4    |       |
| THERMAL PROTECTION             | N                             |                          |                                                       |        |        |        |       |
| Thermal Shutdown               | T <sub>SHDN</sub>             |                          |                                                       |        | 175    |        | °C    |
| Thermal Shutdown<br>Hysteresis | T <sub>SHDN_HYS</sub>         |                          |                                                       |        | 15     |        | °C    |

- Note 1: All units are 100% production tested at  $T_A = +25$ °C. Limits over the operating temperature range and relevant supply voltage are guaranteed by design and characterization.
- Note 2: The device is designed for continuous operation up to  $T_J = +125$ °C for 95,000 hours and  $T_J = +150$ °C for 5,000 hours.
- Note 3: Guaranteed by design; not production tested.

# **Typical Operating Characteristics**

(T<sub>A</sub> = +25°C, unless otherwise noted.)



















 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 











# **Pin Configurations**



# **Pin Descriptions**

| PIN  | NAME  | FUNCTION                                                                                                                                                                                                                                                  |
|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | EN    | High-Voltage-Tolerant, Active-High Digital Enable Input. Drive EN high to enable buck converter.                                                                                                                                                          |
| 2, 8 | NC    | Not Connected.                                                                                                                                                                                                                                            |
| 3, 7 | SUP   | Internal High-Side Supply Input. SUP provides power to the internal switch and LDO. Bypass SUP to PGND with 0.1µF and 2.2µF ceramic capacitors. Place the 0.1µF capacitor as close to the SUP and PGND pins as possible, followed by the 2.2µF capacitor. |
| 4, 6 | PGND  | Power Ground.                                                                                                                                                                                                                                             |
| 5    | LX    | Inductor Connection. Connect LX to the switched side of the inductor.                                                                                                                                                                                     |
| 9    | BST   | Boost Flying Capacitor Connection for High-Side FET Gate Voltage. Connect a 0.1µF ceramic capacitor between BST and LX.                                                                                                                                   |
| 10   | GND   | Quiet Analog Ground.                                                                                                                                                                                                                                      |
| 11   | BIAS  | 1.8V Internal BIAS Supply. Connect a minimum of 2.2µF ceramic capacitor from BIAS to PGND.                                                                                                                                                                |
| 12   | SPS   | Spread-Spectrum Enable. Connect to logic high to enable spread spectrum of the internal oscillator or logic low to disable spread spectrum.                                                                                                               |
| 13   | FB    | Feedback Input. It acts as an output voltage feedback input. Connect an external resistor-divider between the buck output, FB, and GND to set the output voltage.                                                                                         |
| 14   | PGOOD | Open-Drain Power-Good Output. Connect PGOOD to BIAS or an external positive power supply with a pullup resistor.                                                                                                                                          |
| 15   | SYNC  | External Clock Synchronization Input. Connect an external clock in the given frequency range to enable external clock synchronization. Connect SYNC to low to enable skip mode. Connect SYNC to high to enable FPWM mode.                                 |

## **Detailed Description**

The MAX42402/MAX42403 are small, synchronous buck converters with integrated high-side and low-side switches. These devices are designed to deliver up to 2.5A/3.5A for input voltages of 4.5V to 36V. The MAX42402/MAX42403 offer adjustable output voltage options from 0.8V to 12V. Output voltage quality can be monitored by observing the PGOOD signal. The devices can operate in dropout by running at 99% duty cycle, which makes them ideal for industrial applications.

Frequency is internally fixed at 1.5MHz/400kHz, which allows for small external components and reduced output ripple. These converters automatically enter skip mode at light loads with ultra-low quiescent current of 27µA (typ) at no load when SYNC is pulled low. The MAX42402/MAX42403 feature spread-spectrum frequency modulation to minimize EMI-radiated emissions. The average current-mode architecture allows much better noise rejection of the current loop and very short minimum on-time.

#### **Linear Regulator Output (BIAS)**

The device includes a 1.8V linear regulator (V<sub>BIAS</sub>) that provides power to the internal circuit blocks. Connect a 2.2uF ceramic capacitor from BIAS to GND.

#### System Enable (EN)

An enable control input (EN) activates the device from low-power shutdown mode. Drive EN high to turn on the internal linear BIAS LDO. Once  $V_{BIAS}$  is above the internal lockout threshold of 1.63V (typ), the converter is enabled, and the output voltage ramps up with the programmed soft-start time.

A logic-low at EN shuts down the device. During shutdown, the BIAS regulator and gate drivers turn off, and the quiescent current is reduced to 2.75µA (typ).

#### **Synchronization Input (SYNC)**

SYNC is a logic-level input used for operation-mode selection and frequency control. Connect SYNC to BIAS to enable forced fixed-frequency operation (FPWM) or to GND to enable automatic skip-mode operation for light load efficiency. SYNC can also be connected to an external clock, enabling forced-frequency operation. The device synchronizes to an external clock in two cycles, synchronizing at the rising edge of the signal applied. For more information, see the external clock frequency limits specified in the <u>Electrical Characteristics</u> table. When the external clock signal at SYNC is absent for more than two clock cycles, the IC switches to use the internal clock.

#### **Soft-Start**

The devices include a fixed, internal soft-start time dependent of the frequency. Soft-start time limits start-up inrush current by forcing the output voltage to ramp up towards its regulation point. The soft-start ramp rate is set at 2.5ms (typ) for 400kHz and 3.5ms (typ) for 1.5MHz.

#### **Spread Spectrum**

The devices feature a spread-spectrum option. When the SPS pin is pulled high, the spread-spectrum feature is enabled and the internal operating frequency is varied by  $\pm 6\%$  relative to the internally generated operating frequency. The modulation signal is a triangular wave with a period of  $300\mu s$  at 1.5MHz (1.25ms at 400kHz). Spread spectrum is disabled if the device is synchronized to an external clock.

#### **Power-Good Output (PGOOD)**

The MAX42402/MAX42403 feature an open-drain, power-good output (PGOOD) to monitor output voltage quality. PGOOD is an active-high output signal that pulls low when  $V_{OUT}$  falls below 93% (typ) of its nominal value or rises above 105% (typ) of its nominal value. Connect a 20k $\Omega$  (typ) pullup resistor to an external supply or to the on-chip BIAS output.

#### **Overcurrent and Short-Circuit Protection**

The devices feature a current limit that protects it against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side switch remains on until the inductor current reaches the specified LX current-limit threshold. The converter then turns the high-side switch off and the low-side switch on to allow the

# 36V, 2.5A/3.5A, Fully Integrated Synchronous Buck Converter

inductor current to ramp down. Once the inductor current crosses below the low-side valley current-limit threshold, the converter turns on the high-side switch again. This cycle repeats until the short-circuit or overload condition is removed.

A short-circuit is detected when the output voltage falls below 50% of the regulation voltage while in current limit. If this occurs, hiccup mode activates, and the output turns off for 35ms (10 x 3.5ms, 1.5MHz) or 25ms (10 x 2.5ms, 400kHz) and then attempts to restart. This repeats indefinitely while the short-circuit condition is present. Hiccup mode is disabled during soft-start.

#### Thermal Shutdown

Thermal shutdown protects the devices from excessive operating temperature. When the junction temperature exceeds +175°C, an internal sensor shuts down the step-down converter, which allows the IC to cool. The sensor turns the IC on again after the junction temperature cools by 15°C.

#### Overvoltage Protection

The ICs feature overvoltage protection for the output. In case of an overvoltage event in skip mode, the high-side switch is turned OFF and the low-side switch is turned ON until the inductor current reaches a fixed negative value. Once this value is reached, the low-side switch is turned OFF and turns ON again in the next cycle until the output falls below the OV falling threshold. This way, the output is quickly discharged and brought back to regulation.

## **Applications Information**

#### **Setting the Output Voltage**

The MAX42402/MAX42403 are available with adjustable-output-voltage. The output voltage can be adjusted between 0.8V and 12V using an external resistor-divider. Connect a resistor-divider from the buck output to FB to GND and a feed-forward capacitor from buck output to FB (see <u>Typical Application Circuits</u> section). Select  $R_{FB2} \le 50 k\Omega$ . Calculate  $R_{FB1}$  with the following equation:

Equation 1:

$$R_{FB1} = R_{FB2} \left[ \left( \frac{V_{OUT}}{V_{FB}} \right) - 1 \right]$$
, where V<sub>FB</sub> = 0.8V.

**Table 1. Recommended Components for Adjustable Output** 

| PART NUMBER  | FREQUENCY | V <sub>OUT</sub> (V) | INDUCTOR (µH) | EFFECTIVE C <sub>OUT</sub> (μF)                       | CFF (pF) |
|--------------|-----------|----------------------|---------------|-------------------------------------------------------|----------|
|              |           | 0.8 to 1.5           | 3.3           | 130                                                   | -        |
|              | 400111-   | 1.5 to 3             | 4.7           | 63                                                    | 33       |
|              | 400kHz    | 3 to 6               | 6.8           | 40                                                    | 33       |
| NANY 40400   |           | 6 to 12              | 8.2           | 63 33 40 33 30 22 120 - 55 47 42 47 25 82 130 - 70 33 | 22       |
| MAX42402     |           | 0.8 to 1.5           | 0.68          | 120                                                   | -        |
|              | 4.5041-   | 1.5 to 3             | 1.5           | 55                                                    | 47       |
|              | 1.5MHz    | 3 to 6               | 2.2           | 42                                                    | 47       |
|              |           | 6 to 12              | 4.7           | 25                                                    | 82       |
|              |           | 0.8 to 1.5           | 3.3           | 130                                                   | -        |
|              | 4001.11-  | 1.5 to 3             | 3.3           | 70                                                    | 33       |
|              | 400kHz    | 3 to 6               | 6.8           | 50                                                    | 33       |
| NAA.V.40.402 |           | 6 to 12              | 8.2           | 40                                                    | 22       |
| MAX42403     |           | 0.8 to 1.5 0.68      | 0.68          | 120                                                   | -        |
|              | 4.5541.1- | 1.5 to 3             | 1.0           | 74                                                    | 47       |
|              | 1.5MHz    | 3 to 6               | 2.2           | 42                                                    | 47       |
|              |           | 6 to 12              | 3.3           | 25                                                    | 82       |

<u>Table 1</u> provides component selection recommendations for each output voltage range. The feed-forward capacitor (CFF) is recommended based on  $R_{FB1} = 50k\Omega$ .

#### **Input Capacitor**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The MAX42402/MAX42403 incorporate a symmetrical pinout to improve EMI performance. It is recommended to split the input capacitors symmetrically between the two SUP pins. Connect a 2.2µF (min) ceramic capacitor on each SUP pin for low-input voltage ripple. For additional noise immunity, a high-frequency 0603 or smaller capacitor with recommended value of 0.1µF can be added on each SUP pin. A bulk capacitor is typically required to provide the remaining capacitance needed to minimize input voltage ripple and to improve load transient response.

#### **Output Capacitor**

The output capacitor is selected to meet output voltage ripple, load-transient response, and loop stability requirements. During a load step, the output current changes almost instantaneously, whereas the inductor is slow to react. During this

transition time, the load-change requirements are supplied by the output capacitor, which causes an undershoot/overshoot in the output voltage. Output capacitance also affects the control-loop stability. For recommended output capacitor values, see <u>Table 1</u>.

#### **Inductor Selection**

Inductor design is a compromise between the size, efficiency, control-loop bandwidth, and stability of the converter. Insufficient inductance value increases the inductor current ripple, which causes higher conduction losses and higher output voltage ripple. Since the slope compensation is fixed internally for the MAX42402/MAX42403, it might also cause current-mode-control instability. A large inductor reduces the ripple but increases the size and cost of the solution and slows the response. <u>Table 2</u> provides optimized inductor values for the respective switching frequency and output voltage.

Table 2. Recommended Inductor Values

| PART NUMBER | EDECLIENCY | V 00                 |     | INDUCTOR (µH) |     |
|-------------|------------|----------------------|-----|---------------|-----|
|             | FREQUENCY  | V <sub>OUT</sub> (V) | MIN | TYP           | MAX |
|             |            | 3.3                  | 4.7 | 6.8           | 8.2 |
|             | 400kHz     | 5                    | 6.8 | 8.2           | 10  |
|             |            | 12                   | 10  | 12            | 15  |
| MAX42402    |            | 3.3                  | 1.5 | 2.2           | 2.8 |
|             | 1.5MHz     | 5                    | 1.8 | 2.2           | 3.3 |
|             |            | 12                   | 3.3 | 4.7           | 5.6 |
|             |            | 3.3                  | 4.7 | 6.8           | 8.2 |
|             | 400kHz     | 5                    | 4.7 | 6.8           | 8.2 |
| MAX42403    |            | 12                   | 8.2 | 10            | 12  |
|             |            | 3.3                  | 1.0 | 2.2           | 2.8 |
|             | 1.5MHz     | 5                    | 1.5 | 2.2           | 3.3 |
|             |            | 12                   | 3.3 | 4.7           | 5.6 |

#### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching-power losses and clean, stable operation. Use a multilayer board whenever possible for better noise immunity and power dissipation. The package for the MAX42402/MAX42403 offer a unique symmetrical design, which helps to cancel the magnetic field generated in the opposite direction. See <u>Figure 1</u> for an example layout figure and the following guidelines for good PCB layout:

- 1. Place as many copper planes as possible under the IC footprint to ensure efficient heat transfer.
- 2. Place the input capacitors in a symmetrical configuration, with a 2.2μF (min) input capacitor on each SUP pin, close to the device. For additional noise immunity, when adding a high-frequency ceramic input-bypass capacitor (CBP) on each SUP pin, first place the high-frequency capacitor as close to the pin as possible, followed by the 2.2μF capacitor. Place the ceramic capacitors as close as possible to the SUP and PGND pins on both sides of the IC. Use low-impedance connections (no vias or other discontinuities) between the capacitors and IC pins. The CBP should be located closest to the IC and should have very good high-frequency performance (small package size and high capacitance). This provides the best EMI rejection and minimize internal noise on the device, which can degrade performance.
- 3. Connect PGND and GND pins directly under the IC. This ensures the shortest connection path between GND and PGND.
- 4. Place the BIAS capacitor as close to the IC BIAS pin as possible to reduce the bias current loop. This helps to reduce noise on BIAS for smooth operation.
- 5. Place the bootstrap capacitor CBST close to the IC and use short, wide traces to minimize the loop area to minimize the parasitic inductance. Use the nearest layer for a return trace (CBST to LX) to minimize the inductance further. For optimum design, refer to the layout in the MAX42402/MAX42403 EV kit. High parasitic inductance can impact switching speed (increase switching losses) and cause high dv/dt noise.
- 6. Place the inductor as close to the IC LX pin as possible and minimize the area of the LX node.
- 7. Place the output capacitors in a symmetrical configuration on opposite sides of the inductor for best noise immunity. Place the output capacitors (C<sub>OUT</sub>) near the inductor so that the ground side of C<sub>OUT</sub> is near the C<sub>IN</sub> ground connection to minimize the current-loop area. Add vias on the capacitor ground to minimize the inductance. For additional noise immunity, place a high-frequency capacitor on each side of the inductor, followed by the output capacitors to further reduce the radiated noise.
- 8. Place the inductor, output capacitors, bootstrap capacitor, and BIAS capacitor in such a way as to minimize the area enclosed by the current loops. Keep the power traces and load connections short. This practice is essential for high efficiency. Use a thick copper PCB to enhance full-load efficiency and power-dissipation capability.
- 9. Use internal PCB layers as ground planes to help improve the EMI, as ground planes act as a shield against radiated noise. Spread multiple vias around the board, especially near the ground connections.
- 10. Use a continuous copper GND plane on the layer next to the IC to shield the entire circuit. The GND should also be poured around the entire circuit on the top side. Ensure that all heat-dissipating components have adequate connections to copper for cooling. Use multiple vias to interconnect GND planes/areas for low impedance and maximum heat dissipation. Place vias at the GND terminals of the IC and input/output/bypass capacitors. Do not separate or isolate PGND and GND connections with separate planes or areas.
- 11. Place the feedback resistor-divider near the IC and route the feedback connection away from the inductor and LX node and other noisy signals.



Figure 1. PCB Layout Example

# **Typical Application Circuits**

#### 400kHz



#### 1.5MHz



# **Ordering Information**

| PART NUMBER   | V <sub>OUT</sub> (V)   | MAXIMUM LOAD<br>CURRENT (A) | SWITCHING<br>FREQUENCY | SPREAD SPECTRUM (%) |
|---------------|------------------------|-----------------------------|------------------------|---------------------|
| MAX42402AFLA+ | Adjustable 0.8V to 12V | 2.5                         | 400kHz                 | ±6                  |
| MAX42402AFLB+ | Adjustable 0.8V to 12V | 2.5                         | 1.5MHz                 | ±6                  |
| MAX42403AFLA+ | Adjustable 0.8V to 12V | 3.5                         | 400kHz                 | ±6                  |
| MAX42403AFLB+ | Adjustable 0.8V to 12V | 3.5                         | 1.5MHz                 | ±6                  |

# **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                             | PAGES<br>CHANGED |
|-----------------|---------------|-------------------------------------------------------------------------|------------------|
| 0               | 9/23          | Release for market intro                                                | _                |
| 1               | 10/23         | Updated Absolute Maximum Ratings and Electrical Characteristics section | 3, 4, 5, 6       |

