

Click here to ask an associate for production status of specific part numbers.

36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

## **General Description**

The TMC2240 is a smart high-performance stepper motor driver IC with serial communication interfaces (SPI, UART) and extensive diagnostic capabilities.

It combines industries' most advanced stepper motor driver based on the 256 microsteps, built-in indexer and two fully integrated 36V,  $3.0A_{MAX}$  H-Bridges plus non-dissipative integrated current sensing (ICS).

ADI-Trinamic's StealthChop2 chopper ensures absolutely noiseless operation combined with maximum efficiency and best motor torque.

High integration, high energy efficiency, and a small form factor enable miniaturized and scalable systems for cost-effective solutions while giving best in class performance.

The H-Bridge FETs have very low impedance resulting in high driving efficiency and minimal heat generated. The typical total  $R_{ON}$  (high side + low side) is 0.23 $\Omega$ .

The maximum RMS current per H-Bridge is  $I_{RMS} = 2.1A_{RMS}$  at room temperature assuming a four-layer PCB.

The maximum output current per H-Bridge is  $I_{MAX}$  = 5.0A<sub>MAX</sub> limited by the Overcurrent Protection (OCP).

The maximum full-scale current per H-Bridge is  $I_{FS}$  = 3.0A and can be set by an external resistor connected to IREF.

This current is defined as the maximum current setting of the embedded current drive regulation circuit. The nondissipative ICS eliminates the bulky external power resistors resulting in a dramatic space and power saving compared with mainstream applications based on external sense resistor.

The TMC2240 features abundant diagnostics and protections such as short protection/OCP, thermal shutdown, undervoltage lockout (UVLO).

During thermal shutdown and UVLO events, the driver is disabled.

Furthermore, the TMC2240 provides functions to measure the driver temperature, estimate the motor temperature, and measure one external analog input.

The TMC2240 is available in a small TQFN32 5mm x 5mm package and a thermally optimized TSSOP38 9.7mm x 4.4mm with exposed pad.

## **Applications**

- Textile, Sewing Machines, Knitting Machines
- Lab and Factory Automation
- 3D Printers, ID Printers/Card Printers

- Liquid Handling, Medical Applications
- Office Automation and Paper Handling
- POS, Massage Chairs
- ATM, Cash Recycler, Bill Validators, Cash Machines
- CCTV, Security
- Pumps and Valve Control
- Heliostat and Antenna Positioning

#### **Benefits and Features**

- Voltage Range 4.5V to 36V DC
- Low  $R_{DS(ON)}$  (HS + LS): 230m $\Omega$  Typical (T<sub>A</sub> = 25°C)
- Current Ratings per H-Bridge (Typical at 25°C):
  - I<sub>MAX</sub> = 5.0A (Bridge Peak Current)
     I<sub>RMS</sub> = 2.1A<sub>RMS</sub> (3A Sine Wave Peak)
- Fully Integrated Lossless Current Sensing
- Step/Direction (S/D) Interface with MicroPlyer Step Interpolation
- SPI and Single Wire UART
- Incremental Encoder Interface
- Highest Resolution 256 Microsteps per Full Step
- Flexible Wave Table and Phase Shift to Match Motor
- StealthChop2 Silent Motor Operation
- SpreadCycle Highly Dynamic Motor Control Chopper
- Jerk-Free Combination of StealthChop2 and SpreadCycle
- StallGuard2 and StallGuard4 Sensorless Motor Load Detection
- CoolStep Current Control for Energy Savings up to 75%
- Passive Braking and Freewheeling Mode
- Motor Phase and Chip Temperature Measurement
- General-Purpose Analog Input
- Full Protection and Diagnostics
- Overvoltage Protection Output
- Compact 5mm x 5mm TQFN32 package or 9.7mm x 4.4mm TSSOP38

19-101548: Rev 2: 11/23

Ordering Information appears at end of data sheet.

© 2023 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

# **Simplified Block Diagram**



# **TABLE OF CONTENTS**

| General Description                                                     | . 1 |
|-------------------------------------------------------------------------|-----|
| Applications                                                            | . 1 |
| Benefits and Features                                                   | . 1 |
| Simplified Block Diagram                                                | . 2 |
| Absolute Maximum Ratings                                                | . 9 |
| Package Information                                                     | . 9 |
| TQFN32 5mm x 5mm                                                        | . 9 |
| TSSOP38 9.7mm x 4.4mm EP                                                | . 9 |
| Electrical Characteristics                                              | . 9 |
| Pin Configurations                                                      | 14  |
| TMC2240 TQFN Pin Configuration                                          | 14  |
| TMC2240 TSSOP Pin Configuration                                         | 14  |
| Pin Description                                                         | 15  |
| Functional Diagrams                                                     | 18  |
| TMC2240                                                                 | 18  |
| Detailed Description                                                    | 19  |
| Principles of Operation                                                 | 19  |
| Step and Direction Driver with Serial Interface and Diagnostic Feedback | 19  |
| Key Concepts                                                            | 20  |
| Control Interfaces                                                      | 20  |
| Step and Direction Interface                                            | 20  |
| Automatic Standstill Power Down                                         | 20  |
| StealthChop2 and SpreadCycle Driver                                     | 21  |
| StallGuard2/4 – Mechanical Load Sensing                                 | 21  |
| CoolStep – Load Adaptive Current Control                                | 21  |
| Encoder Interface                                                       | 22  |
| SPI Interface                                                           | 22  |
| SPI Datagram Structure                                                  | 22  |
| Selection of Write/Read (WRITE_notREAD)                                 | 22  |
| SPI Status Bits Transferred with Each Datagram Read Back                | 23  |
| Data Alignment                                                          | 23  |
| SPI Signals                                                             | 23  |
| SPI Timing                                                              | 24  |
| UART Single-Wire Interface                                              | 24  |
| Datagram Structure                                                      | 24  |
| Write Access                                                            | 24  |
| Read Access                                                             | 25  |
| CRC Calculation                                                         | 25  |
| C-Code Example for CRC Calculation                                      | 26  |

| UART Signals                                          | . 26 |
|-------------------------------------------------------|------|
| Addressing Multiple Nodes                             | . 26 |
| Step/Direction Interface                              | . 27 |
| Timing                                                | . 27 |
| Changing Resolution                                   | . 28 |
| MicroPlyer Step Interpolator and Standstill Detection | . 29 |
| StealthChop2                                          | . 30 |
| Automatic Tuning                                      | . 30 |
| StealthChop2 Options                                  | . 31 |
| StealthChop2 Current Regulator                        | . 33 |
| Lower Current Limit                                   | . 35 |
| Velocity-Based Scaling                                | . 36 |
| Combining StealthChop2 and SpreadCycle                | . 37 |
| Flags in StealthChop2                                 | . 39 |
| Open Load Flags                                       | . 39 |
| PWM_SCALE_SUM Informs about the Motor State           | . 39 |
| Freewheeling and Passive Braking                      | . 39 |
| Parameters Controlling StealthChop2                   | . 40 |
| SpreadCycle and Classic Chopper                       | . 41 |
| SpreadCycle Chopper                                   | . 43 |
| Classic Constant Off-Time Chopper                     | . 45 |
| Integrated Current Sense                              | . 46 |
| Setting the Motor Current                             | . 46 |
| Setting the Full-Scale Current Range                  | . 47 |
| Velocity-Based Mode Control.                          |      |
| StallGuard2 Load Measurement                          | . 50 |
| StallGuard2 Update Rate and Filter                    | . 52 |
| Detecting a Motor Stall                               | . 52 |
| Homing with StallGuard2                               | . 52 |
| Limits of StallGuard2 Operation                       |      |
| StallGuard4 Load Measurement                          | . 52 |
| Tuning StallGuard4                                    | . 54 |
| StallGuard4 Update Rate                               | . 54 |
| Detecting a Motor Stall                               | . 55 |
| Limits of StallGuard4 Operation                       | . 55 |
| CoolStep Load Adaptive Current Scaling                | . 55 |
| Setting Up for CoolStep                               | . 55 |

 Tuning CoolStep
 57

 Response Time
 57

# **TABLE OF CONTENTS (CONTINUED)**

| TABLE OF CONTENTS (CONTINUED)                      |    |
|----------------------------------------------------|----|
| Low Velocity and Standby Operation                 |    |
| Diagnostic Outputs                                 |    |
| Sine Wave Lookup Table                             |    |
| Microstep Table                                    |    |
| ABN Incremental Encoder Interface                  | 61 |
| Setting the Encoder to Match Motor Resolution      |    |
| Reset, Disable/Stop and Power Down                 |    |
| Emergency Stop                                     |    |
| External Reset and Sleep Mode                      |    |
| Restart the Stepper Motor Without Position Loss    |    |
| Protections and Driver Diagnostics                 |    |
| Overcurrent Protection                             |    |
| Thermal Protection and Shutdown                    |    |
| Temperature Measurement                            |    |
| Chip Temperature Measurement                       |    |
| Motor Temperature Measurement                      |    |
| Overvoltage Protection and OV Pin                  |    |
| Short Protection (Short to GND and Short to VS)    |    |
| Open Load Diagnostics                              |    |
| Undervoltage Lockout Protection                    |    |
| ESD Protection                                     |    |
| External Analog Input AIN Monitoring               |    |
| Clock Oscillator and Clock Input                   |    |
| Using the Internal Clock                           |    |
| Using an External Clock                            |    |
| Quick Configuration Guide                          |    |
| Current Setting                                    |    |
| StealthChop2 Configuration                         |    |
| SpreadCycle Configuration                          |    |
| Enabling CoolStep in Combination with StealthChop2 |    |
| Enabling CoolStep in Combination with SpreadCycle. |    |
| General Register Mapping and Register Information  |    |
| Register Map                                       |    |
| TMC2240                                            |    |
| Register Details                                   |    |
| Typical Application Circuits                       |    |
| Standard Application Circuit                       |    |
| High Motor Current                                 |    |
| Driver Protection and EME Circuitry                |    |

# TABLE OF CONTENTS (CONTINUED)

# TABLE OF CONTENTS (CONTINUED)

| Ordering Information | 126 |
|----------------------|-----|
| Revision History     | 127 |

# LIST OF FIGURES

| Figure 1. Block Diagram                                                                                        | . 18 |
|----------------------------------------------------------------------------------------------------------------|------|
| Figure 2. Block Diagram with Typical External Components                                                       | . 19 |
| Figure 3. Automatic Motor Current Control at Standstill and Ramp-Up                                            | . 21 |
| Figure 4. SPI Timing Diagram                                                                                   | . 24 |
| Figure 5. UART Daisy-Chaining Example                                                                          | . 27 |
| Figure 6. STEP/DIR Signal Timing                                                                               | . 28 |
| Figure 7. STEP/DIR Signal Input Filter Structure                                                               | . 28 |
| Figure 8. MicroPlyer Microstep Interpolation with Rising STEP Frequency (Example: 16 to 256)                   | . 30 |
| Figure 9. StealthChop2 Automatic Tuning Procedure                                                              | . 32 |
| Figure 10. StealthChop2: Good Setting for PWM_REG                                                              | . 33 |
| Figure 11. StealthChop2: Too Small Setting for PWM_REG during AT#2                                             | . 34 |
| Figure 12. Successfully Determined PWM_GRAD(_AUTO) and PWM_OFS(_AUTO)                                          | . 34 |
| Figure 13. Example for Too Small PWM_GRAD Setting                                                              | . 35 |
| Figure 14. Velocity-Based PWM Scaling (pwm_autoscale = 0)                                                      | . 37 |
| Figure 15. TPWMTHRS for Optional Switching to SpreadCycle                                                      | . 38 |
| Figure 16. Typical Chopper Decay Phases                                                                        | . 42 |
| Figure 17. SpreadCycle Chopper Scheme Showing Coil Current during a Chopper Cycle                              | . 44 |
| Figure 18. Classic Constant Off-Time Chopper with Offset Showing Coil Current                                  | . 45 |
| Figure 19. Zero Crossing with Classic Chopper and Correction Using Sine Wave Offset                            | . 46 |
| Figure 20. Choice of Velocity-Dependent Modes                                                                  | . 49 |
| Figure 21. Function Principle of StallGuard2                                                                   | . 51 |
| Figure 22. StallGuard4 Mode of Operation                                                                       |      |
| Figure 23. CoolStep Adapts Motor Current to the Load                                                           | . 56 |
| Figure 24. DIAG0 and DIAG1 Output Options                                                                      | . 58 |
| Figure 25. Index Signal at Positive Zero Transition of the Coil B Microstep Wave (in Open-Drain Configuration) | . 59 |
| Figure 26. LUT Programming Example                                                                             | . 60 |
| Figure 27. Shifting the Cosine Wave through OFFSET_SIN90                                                       | . 61 |
| Figure 28. Outline of ABN Signals of an Incremental Encoder                                                    |      |
| Figure 29. Brake Chopper Circuit Example                                                                       | . 67 |
| Figure 30. Quick Configuration Guide for Current Setting.                                                      | . 69 |
| Figure 31. Quick Configuration Guide for StealthChop2 Configuration.                                           | . 70 |
| Figure 32. Quick Configuration Guide for SpreadCycle                                                           | . 71 |
| Figure 33. Quick Configuration Guide for CoolStep with StealthChop2                                            | . 72 |
| Figure 34. Quick Configuration Guide for CoolStep with SpreadCycle                                             | . 73 |
| Figure 35. Standard Application Circuit                                                                        | 124  |
| Figure 36. Simple ESD Enhancement.                                                                             | 125  |
| Figure 37. Extended Motor Output Protection                                                                    | 126  |

## LIST OF TABLES

| Table 1. SPI Datagram Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 22 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2. SPI Read/Write Example Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23 |
| Table 3. SPI_STATUS – Status Flags Transmitted with Each SPI Access in Bits 39 to 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23 |
| Table 4. UART Write Access Datagram Structure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 24 |
| Table 5. UART Read Access Request Datagram Structure         Image: Contract of the structure in the structure | 25 |
| Table 6. UART Read Access Reply Datagram Structure         Image: Control of the structure in | 25 |
| Table 7. TMC2240 UART Interface Signals         Interface Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26 |
| Table 8. UART Example for Addressing up to 255 Nodes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 27 |
| Table 9. Fullstep/Half Step Lookup Table Values for Phase A/B Coil Currents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 29 |
| Table 10. Constraints and Requirements for StealthChop2 Autotuning AT#1 and AT#2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30 |
| Table 11. Choice of PWM Frequency for StealthChop2 (Bold Font = Recommended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 32 |
| Table 12. Parameters Controlling StealthChop2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 40 |
| Table 13. Parameters Controlling SpreadCycle and Classic Constant Off Time Chopper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 42 |
| Table 14. SpreadCycle Mode Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 44 |
| Table 15. Parameters Controlling Constant Off-Time Chopper Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 46 |
| Table 16. Parameters Controlling the Motor Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 46 |
| Table 17. I <sub>FS</sub> Full-Scale Peak Range Settings (Example for $R_{REF}$ = 12k $\Omega$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 47 |
| Table 18. I <sub>FS</sub> Full-Scale RMS Current in Ampere (A RMS) Based on DRV_CONF Bits 10 Setting and Different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
| R <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| Table 19. Velocity-Based Mode Control Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| Table 20. StallGuard2-Related Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| Table 21. StallGuard4-Related Parameters         Table 21. StallGuard4-Related Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
| Table 22. CoolStep Critical Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
| Table 23. CoolStep Additional Parameters and Status Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| Table 24. Encoder Example Settings for a 200 Fullstep Motor with 256 Microsteps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| Table 25. Methods for Position Recovery                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
| Table 26. Overcurrent Protection Thresholds Based on the Full-Scale Current Setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |
| Table 27. Overview of Register Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 74 |

## **Absolute Maximum Ratings**

| V <sub>S</sub> to GND0.3V to 41V                                  | IREF, AIN to GND0.3V to min (2.2, V <sub>DD1V8</sub> + 0.3)V       |
|-------------------------------------------------------------------|--------------------------------------------------------------------|
| V <sub>DD1V8</sub> to GND0.3V to min (2.2, V <sub>S</sub> + 0.3)V | V <sub>CC IO</sub> to GND0.3V to 5.5V                              |
| AGND to GND0.3V to +0.3V                                          | Logic Input/Output Voltage to GND0.3V to V <sub>CC IO</sub> + 0.3V |
| OUT1A, OUT2A, OUT1B, OUT2B0.3V to V <sub>S</sub> + 0.3V           | OV to GND                                                          |
| $V_{CP}$ to GNDV <sub>S</sub> - 0.3V to min (44, $V_{S}$ + 6)V    | Operating Temperature Range40°C to 125°C                           |
| CPO to GNDV <sub>S</sub> - 0.3V to min (44, V <sub>S</sub> + 6)V  | Junction Temperature+165°C                                         |
| CPI to GND0.3V to min (41, V <sub>S</sub> + 0.3)V                 | Storage Temperature Range65°C to +150°C                            |
| SLEEPN to GND0.3V to $V_{S}$ + 0.3V                               | Soldering Temperature (reflow)+260°C                               |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Information

#### TQFN32 5mm x 5mm

| Package Code                            | T3255+5C       |
|-----------------------------------------|----------------|
| Outline Number                          | 21-0140        |
| Land Pattern Number                     | <u>90-0013</u> |
| Thermal Resistance, Single-Layer Board: |                |
| Junction to Ambient $(\theta_{JA})$     | 47°C/W         |
| Junction to Case $(\theta_{JC})$        | 1.7°C/W        |
| Thermal Resistance, Four-Layer Board:   |                |
| Junction to Ambient $(\theta_{JA})$     | 29°C/W         |
| Junction to Case ( $\theta_{JC}$ )      | 1.7°C/W        |

#### TSSOP38 9.7mm x 4.4mm EP

| Package Code                          | U38E+3C        |
|---------------------------------------|----------------|
| Outline Number                        | <u>21-0714</u> |
| Land Pattern Number                   | <u>90-0435</u> |
| Thermal Resistance, Four-Layer Board: |                |
| Junction to Ambient ( $\theta_{JA}$ ) | 25°C/W         |
| Junction to Case ( $\theta_{JC}$ )    | 1°C/W          |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

### **Electrical Characteristics**

| PARAMETER                         | SYMBOL          | CONDITIONS    | MIN | TYP | MAX | UNITS |
|-----------------------------------|-----------------|---------------|-----|-----|-----|-------|
| POWER SUPPLY                      |                 |               |     |     |     |       |
| Supply Voltage Range              | VS              |               | 4.5 |     | 36  | V     |
| Sleep Mode Current<br>Consumption | I <sub>VS</sub> | V(SLEEPN) = 0 |     | 4   | 18  | μA    |

# **Electrical Characteristics (continued)**

| PARAMETER                                          | SYMBOL                | CONDITIONS                                | MIN                           | TYP                          | MAX                         | UNITS |
|----------------------------------------------------|-----------------------|-------------------------------------------|-------------------------------|------------------------------|-----------------------------|-------|
| Quiescent Current<br>Consumption                   | I <sub>VS</sub>       | V(SLEEPN) = 1, V(DRV_ENN) = 1             |                               | 3.5                          | 5                           | mA    |
| 1.8V Regulator Output<br>Voltage                   | V <sub>VDD</sub>      | V <sub>S</sub> = 4.5V                     |                               | 1.8                          |                             | V     |
| V <sub>DD</sub> Current Limit                      | IV18 <sub>LIM</sub>   |                                           | 20                            |                              |                             | mA    |
| Charge Pump Voltage                                | V <sub>CP</sub>       |                                           |                               | V <sub>S</sub> + 2.7         |                             | V     |
| Logic I/O Supply<br>Voltage Range                  | V <sub>CC_IO</sub>    |                                           | 2.2                           |                              | 5.5                         | V     |
| Sleep Mode Current<br>Consumption                  | Ivcc_io               | V(SLEEPN) = 0                             |                               | 5                            | 10                          | μA    |
| Quiescent Current<br>Consumption                   | Ivcc_io               | V(SLEEPN) = 1                             |                               | 35                           | 60                          | μA    |
| LOGIC LEVEL INPUTS-C                               | OUTPUTS               |                                           |                               |                              |                             |       |
| Input Voltage Level -<br>High                      | V <sub>IH</sub>       |                                           | 0.7 x<br>V <sub>CC_IO</sub>   |                              |                             | V     |
| Input Voltage Level -<br>Low                       | V <sub>IL</sub>       |                                           |                               |                              | 0.3 x<br>V <sub>CC_IO</sub> | V     |
| Input Hysteresis                                   | V <sub>HYS</sub>      |                                           |                               | 0.15 x<br>V <sub>CC_IO</sub> |                             | V     |
| Internal Pullup/Pulldown<br>Resistance             | R <sub>PULL</sub>     | to GND or to V <sub>CC_IO</sub>           | 60                            | 100                          | 140                         | kΩ    |
| Input Leakage                                      | In <sub>Leak</sub>    | Inputs without pullup/pulldown resistance | -1                            |                              | +1                          | μA    |
| Output Logic-Low<br>Voltage                        | V <sub>OL</sub>       | I <sub>LOAD</sub> = 5mA                   |                               |                              | 0.4                         | V     |
| Push-Pull Output Logic-<br>High Voltage            | V <sub>OH</sub>       | I <sub>LOAD</sub> = 5mA                   | V <sub>CC_IO</sub> -<br>400mV |                              |                             |       |
| Open-Drain Output<br>Logic High Leakage<br>Current | I <sub>ОН</sub>       | V(PIN) = 5.5V                             | -1                            |                              | +1                          | μA    |
| SLEEPN Voltage Level<br>High                       | VIH <sub>SLEEPN</sub> |                                           | 0.9                           |                              |                             | V     |
| SLEEPN Voltage Level<br>Low                        | VIL <sub>SLEEPN</sub> |                                           |                               |                              | 0.6                         | V     |
| SLEEPN Pulldown Input<br>Resistance                | RPD <sub>SLEEPN</sub> |                                           | 0.8                           | 1.5                          |                             | MΩ    |
| OUTPUT SPECIFICATIO                                | NS                    |                                           |                               |                              |                             |       |
| Output ON-Resistance                               | RON <sub>LS</sub>     | Full-scale bits = 10                      |                               | 0.11                         | 0.2                         | Ω     |
| Low Side                                           |                       | Full-scale bits = 01                      |                               | 0.15                         | 0.28                        | 32    |
| Output ON-Resistance<br>Low Side                   | RON <sub>LS</sub>     | Full-scale bits = 00                      |                               | 0.28                         | 0.54                        | Ω     |
| Output ON-Resistance<br>High Side                  | RON <sub>HS</sub>     |                                           |                               | 0.12                         | 0.22                        | Ω     |
| Output Leakage                                     | I <sub>LEAK</sub>     |                                           | -5                            |                              | +5                          | μA    |

# **Electrical Characteristics (continued)**

| PARAMETER                                    | SYMBOL           | CONDITIONS                                                  | MIN   | TYP   | MAX   | UNITS  |
|----------------------------------------------|------------------|-------------------------------------------------------------|-------|-------|-------|--------|
|                                              |                  | Slew-rate bits = 00                                         |       | 100   |       | V/µs   |
| Output Slow Pata                             | 0.0              | Slew-rate bits = 01                                         |       | 200   |       |        |
| Output Slew Rate                             | SR               | Slew-rate bits = 10                                         |       | 400   |       |        |
|                                              |                  | Slew-rate bits = 11                                         |       | 800   |       |        |
| PROTECTION CIRCUITS                          | 5                |                                                             |       |       |       | •      |
|                                              |                  | Full-scale bits = 10                                        | 5.0   |       |       |        |
| Overcurrent Protection<br>Threshold          | OCP              | Full-scale bits = 01                                        | 3.33  |       |       | A      |
| Theshold                                     |                  | Full-scale bits = 00                                        | 1.67  |       |       |        |
| Overcurrent Protection<br>Blanking Time      | T <sub>OCP</sub> |                                                             | 0.9   | 1.5   | 2.3   | μs     |
| UVLO Threshold on $\mathrm{V}_{\mathrm{S}}$  | UVLO             | V <sub>S</sub> falling                                      | 3.75  | 3.9   | 4.05  | V      |
| UVLO Threshold on V <sub>S</sub><br>Hysteris | UVLOHYS          |                                                             |       | 0.12  |       | V      |
| UVLO Threshold on<br>VCC_IO                  | UVLO             | V <sub>CC_IO</sub> falling                                  | 0.9   | 1.5   | 1.95  |        |
| V <sub>CC_IO</sub> UVLO<br>Hysteresis        | UVLOVCCH         |                                                             |       | 100   |       | mV     |
| Thermal Protection<br>Threshold Temperature  | TSD              |                                                             |       | 165   |       | °C     |
| Thermal Protection<br>Temperature Hysteresis |                  |                                                             |       | 20    |       | °C     |
| CURRENT REGULATION                           | N                |                                                             |       |       |       |        |
| IREF Pin Resistor<br>Range                   | R <sub>REF</sub> |                                                             | 12    |       | 60    | kΩ     |
| IREF Output Voltage                          | V <sub>REF</sub> |                                                             | 0.882 | 0.9   | 0.918 | V      |
| Full-Scale Current<br>Constant               | KIFS             | IFS = 1A                                                    |       | 11.75 |       | A x kΩ |
| Full-Scale Current<br>Constant               | KIFS             | IFS = 2A                                                    |       | 24    |       | A x kΩ |
| Full-Scale Current<br>Constant               | KIFS             | IFS = 3A                                                    |       | 36    |       | A x kΩ |
| Regulation Accuracy                          | DITRIP1          | Output current from 7% to 100% FS, $R_{REF}$ = 12k $\Omega$ | -5    |       | +5    | %      |
| FUNCTIONAL TIMINGS                           |                  |                                                             |       |       |       |        |
| SLEEP Time                                   | tSLEEP           | SLEEPN = 0 to OUT_ three state                              |       |       | 50    | μs     |
| Wake-Up Time from<br>Sleep                   | TWAKE            | SLEEPN = 1 to normal operation                              |       |       | 2.5   | ms     |
| Enable Time                                  | TEN              | Time from DRV_ENN pin falling edge to driver on             |       |       | 1.5   | μs     |
| Disable Time                                 | TEN              | Time from DRV_ENN pin rising edge to driver off             |       |       | 6     | μs     |

# **Electrical Characteristics (continued)**

| PARAMETER                                                                        | SYMBOL             | CONDITIONS                | MIN                      | TYP  | MAX                   | UNITS |
|----------------------------------------------------------------------------------|--------------------|---------------------------|--------------------------|------|-----------------------|-------|
| CLOCK                                                                            |                    |                           |                          |      |                       |       |
| Internal Clock<br>Frequency                                                      | fclkosc            |                           | 11.9                     | 12.5 | 13.2                  | MHz   |
| External Clock<br>Frequency                                                      | <sup>f</sup> CLK   |                           | 8                        | 16   | 20                    | MHz   |
| External Clock Duty-<br>Cycle                                                    | <sup>t</sup> CLKL  |                           | 40                       |      | 60                    | %     |
| External Clock Detection in Cycles                                               |                    |                           | 4                        |      | 8                     |       |
| External Clock Timeout<br>Detection in Cycles of<br>Internal f <sub>CLKOSC</sub> |                    |                           | 12                       |      | 16                    |       |
| External Clock Detection<br>Lower Frequency<br>Threshold                         | <sup>f</sup> CLKLO |                           | 4                        |      |                       | MHz   |
| SPI TIMINGS                                                                      |                    |                           | L.                       |      |                       |       |
| SCK Valid Before or<br>After Change of CSN                                       | t <sub>CC</sub>    |                           | T <sub>SCLK</sub>        |      |                       | ns    |
| CSN High Time                                                                    | t <sub>CSH</sub>   |                           | 4 x T <sub>CLK</sub>     |      |                       | ns    |
| SCK Low Time                                                                     | t <sub>CL</sub>    |                           | 20                       |      |                       | ns    |
| SCK High Time                                                                    | t <sub>CH</sub>    |                           | 20                       |      |                       | ns    |
| SCK Frequency                                                                    | f <sub>SCK</sub>   |                           |                          |      | 10                    | MHz   |
| SDI Setup Time Before<br>SCK Rising Edge                                         | t <sub>DU</sub>    |                           | 10                       |      |                       | ns    |
| SDI Hold Time After<br>SCK Rising Edge                                           | t <sub>DH</sub>    |                           | 10                       |      |                       | ns    |
| Data Out Valid Time<br>After SCK Falling Edge                                    | t <sub>DO</sub>    | V <sub>CC_IO</sub> = 3.3V |                          | 27   | 40                    | ns    |
| SDI, SCK, and CSN<br>Filter Delay Time                                           | t <sub>FILT</sub>  | Rising and falling edge   |                          | 10   |                       | ns    |
| STEP/DIR TIMINGS                                                                 |                    |                           |                          |      |                       |       |
| Step Frequency                                                                   | fSTEP              | dedge = 1                 |                          |      | f <sub>CLK</sub> /8   |       |
| Step I requeitcy                                                                 | ISTEP              | dedge = 0                 |                          |      | f <sub>CLK</sub> /4   |       |
| Fullstep Frequency                                                               | f <sub>FS</sub>    |                           |                          |      | f <sub>CLK</sub> /512 |       |
| STEP High Time                                                                   | t <sub>SH</sub>    |                           | <sup>t</sup> CLK +<br>20 |      |                       | ns    |
| STEP Low Time                                                                    | t <sub>SL</sub>    |                           | <sup>t</sup> CLK +<br>20 |      |                       | ns    |
| DIR/STEP to CLK Setup<br>Time                                                    | t <sub>SU</sub>    |                           | 10                       |      |                       | ns    |
| DIR/STEP to CLK Hold<br>Time                                                     | t <sub>SH</sub>    |                           | 10                       |      |                       | ns    |
| DIR to STEP Setup<br>Time                                                        | t <sub>SU</sub>    |                           | 20                       |      |                       | ns    |

# **Electrical Characteristics (continued)**

| PARAMETER                              | SYMBOL                   | CONDITIONS                                                                                                                                                                          | MIN                       | TYP                       | MAX  | UNITS |
|----------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|------|-------|
| DIR to STEP HoldTime                   | t <sub>H</sub>           |                                                                                                                                                                                     | 20                        |                           |      | ns    |
| ENCODER TIMING                         | 1                        |                                                                                                                                                                                     |                           |                           |      | •     |
| Encoder Counting<br>Frequency          | fCNT                     |                                                                                                                                                                                     |                           | < 2/3<br>f <sub>CLK</sub> | fCLK |       |
| A/B/N Input Low Time                   | t <sub>ABNL</sub>        |                                                                                                                                                                                     | 3t <sub>CLK</sub> +<br>20 |                           |      | ns    |
| A/B/N Input High Time                  | t <sub>ABNH</sub>        |                                                                                                                                                                                     | 3t <sub>CLK</sub> +<br>20 |                           |      | ns    |
| A/B/N Spike Filtering<br>Time          | <sup>t</sup> FILTABN     | Rising and falling edge                                                                                                                                                             |                           | 3t <sub>CLK</sub>         |      |       |
| ADC/Analog Input/Temp                  | berature                 |                                                                                                                                                                                     |                           |                           |      | •     |
| ADC Resolution                         |                          | 12 bit + sign                                                                                                                                                                       |                           | 13                        |      | Bit   |
| Analog Input Voltage<br>Range          | V <sub>AIN</sub>         |                                                                                                                                                                                     | 0                         |                           | 1.25 | V     |
| Analog Input Leakage                   | I <sub>AIN,leak</sub>    |                                                                                                                                                                                     | -1                        |                           | +1   | uA    |
| Analog Input Frequency                 | f <sub>AIN</sub>         | Assuming undersampling at AIN is<br>accepted, the AIN input frequency needs<br>to be lower than the given max value for<br>a meaningful ADC conversion for a single<br>ADC channel. |                           |                           | 70   | kHz   |
| Driver Temperature<br>Accuracy         | T <sub>DRIVER</sub>      |                                                                                                                                                                                     |                           | ±10                       |      | °C    |
| Supply Voltage<br>Measurement Accuracy |                          |                                                                                                                                                                                     | -5                        |                           | +5   | %     |
| ADC Sample Rate                        | <sup>f</sup> SAMPLE, ADC |                                                                                                                                                                                     |                           |                           | 18   |       |

## **Pin Configurations**

#### **TMC2240 TQFN Pin Configuration**



#### **TMC2240 TSSOP Pin Configuration**



# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

# **Pin Description**

| PI             | N                                                                        |                                                                       | FUNCTION                                                                                                                                                                      | REF                | TYPE                       |
|----------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|
| TQFN32         | TSSOP38                                                                  | NAME                                                                  | FUNCTION                                                                                                                                                                      | SUPPLY             | TYPE                       |
| 4              | 10                                                                       | AGND                                                                  | Analog Ground. Connect to ground plane.                                                                                                                                       |                    | GND                        |
| 27, 31         |                                                                          | PGND                                                                  | Power ground. Connect to ground plane.                                                                                                                                        |                    | GND                        |
| 17, 20, 21, 24 | 25, 29, 33                                                               | 25, 29, 33 V <sub>S</sub> Motor supply voltage. Provide filte<br>pad. |                                                                                                                                                                               |                    | Supply                     |
| 3              | 9                                                                        | V <sub>DD1V8</sub>                                                    | Output of internal 1.8V regulator. Attach 2.2µF or larger ceramic capacitor to AGND near to pin for best performance.                                                         |                    | Supply                     |
| 16             | 23                                                                       | V <sub>CP</sub>                                                       | Charge pump voltage. Tie to $V_{\mbox{S}}$ using 1.0 $\mu\mbox{F}$ capacitor.                                                                                                 |                    | Analog<br>Output           |
|                |                                                                          |                                                                       | Connect positive end of capacitor close to $V_S$ pin to avoid inductive peaks.                                                                                                |                    | Output                     |
| 5              | 11                                                                       | V <sub>CC_IO</sub>                                                    | Digital IO supply voltage provided from external source to define circuit IO level. Required for proper voltage level settings on output pins.                                | V <sub>CC_IO</sub> | Analog Input               |
| 15             | 22                                                                       | СРО                                                                   | Charge pump capacitor output.                                                                                                                                                 |                    | Analog<br>Output           |
| 14             | 20 CPI Charge pump capacitor input. Tie to CPO using 22nF 50V capacitor. |                                                                       |                                                                                                                                                                               | Analog<br>Output   |                            |
| 30             | 0 3 CLK internal clock or sup<br>clock-fail over circuit                 |                                                                       | CLK input. Tie to GND using short wire for<br>internal clock or supply external clock. Internal<br>clock-fail over circuit protects against loss of<br>external clock signal. | V <sub>CC</sub> IO | Digital Input              |
| 31             | 5                                                                        | STEP                                                                  | STEP input.                                                                                                                                                                   | V <sub>CC</sub> lo | Digital Input              |
| 32             | 6                                                                        | DIR                                                                   | Direction input.                                                                                                                                                              | V <sub>CC</sub> lo | Digital Input              |
| 26             | 36                                                                       | CSN/AD2                                                               | SPI chip select input (negative active) (UART_EN<br>= 0) or Address input 2 (+4) in UART mode<br>(UART_EN = 1).                                                               | V <sub>CC</sub> IO | Digital Input<br>(pull up) |
| 27             | 38                                                                       | SCK/AD1                                                               | SPI serial clock input (UART_EN = 0) or address<br>input 1 (+2) in UART mode (UART_EN = 1).                                                                                   | V <sub>CC_IO</sub> | Digital Input<br>(pull up) |
| 28             | 1                                                                        | SDI/AD0                                                               | SPI data input (UART_EN = 0) or address input 0<br>(+1) in UART mode (UART_EN = 1).                                                                                           | V <sub>CC_IO</sub> | Digital Input<br>(pull up) |
| 29             | 2                                                                        | SDO/NAO                                                               | SPI data output (three-state) (UART_EN = 0) or<br>next address output (NAO) in UART mode<br>(UART_EN = 1).                                                                    | V <sub>CC_IO</sub> | Digital Output             |
| 1              | 7                                                                        | IREF                                                                  | Analog reference current for current scaling.<br>Provide external resistor to GND.                                                                                            | V <sub>CC_IO</sub> | Analog Input               |
|                |                                                                          |                                                                       | Interface selection pin.                                                                                                                                                      |                    |                            |
| 10             | 40                                                                       |                                                                       | When tied low, the SPI interface is enabled.                                                                                                                                  | N/                 | Digital Input              |
| 10             | 16                                                                       | UART_EN                                                               | When tied high, the UART interface is enabled.                                                                                                                                | V <sub>CC_IO</sub> | (pull down)                |
|                |                                                                          |                                                                       | Integrated pull-down resistor.                                                                                                                                                |                    |                            |
| 7              | 13                                                                       | ENCB                                                                  | Encoder B-channel input.                                                                                                                                                      | V <sub>CC_IO</sub> | Digital Input<br>(pull up) |

# **Pin Description (continued)**

| Р      | IN      |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | REF                |                             |
|--------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|
| TQFN32 | TSSOP38 | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SUPPLY             | TYPE                        |
| 8      | 14      | ENCA     | Encoder A-channel input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>CC_IO</sub> | Digital Input<br>(pull up)  |
| 6      | 12      | ENCN     | Encoder N-channel input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>CC</sub> lo | Digital Input<br>(pull up)  |
| 9      | 15      | DRV_ENN  | Enable input. The power stage becomes switched<br>off (all motor outputs floating) when this pin<br>becomes driven to a high level.                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>CC</sub> IO | Digital Input<br>(pull up)  |
| 11     | 17      | DIAG0    | Diagnostics output DIAG0.<br>Use external pullup resistor in open-drain mode.<br>In system reset state this pin is actively pulled low<br>to indicate reset condition to external controller.                                                                                                                                                                                                                                                                                                                                                                  | V <sub>CC_IO</sub> | Digital Output              |
|        |         |          | Diagnostics output DIAG1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |                             |
| 12     | 18      | DIAG1/SW | Use external pullup resistor in open drain mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>CC_IO</sub> | Digital IO                  |
|        |         |          | Single wire I/O in UART mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                             |
| 25     | 35      | SLEEPN   | Low active power down input/reset input.<br>Apply a continuous low level to bring the device<br>to sleep mode.<br>SLEEPN has an internal pull-down.<br>If not used connect to V <sub>S</sub> or V <sub>CC_IO</sub> (this is a high<br>voltage pin).<br>Once the IC returns from sleep mode/reset, it<br>must be reconfigured before being used again.<br>Register content is not stored during sleep mode.<br>While re-configuring the IC it is advised to still<br>hold the bridge drivers disabled with DRV_ENN.<br>Do not use while at high motor velocity! | Vs                 | Analog Input<br>(pull down) |
| 19     | 28      | OUT2B    | Motor coil B output 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VS                 | Analog<br>Output            |
| 18     | 26      | OUT1B    | Motor coil B output 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VS                 | Analog<br>Output            |
| 22     | 30      | OUT2A    | Motor coil A output 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VS                 | Analog<br>Output            |
| 23     | 32      | OUT1A    | Motor coil A output 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VS                 | Analog<br>Output            |
| EP     | EP      | GND      | Exposed die pad.<br>Connect the exposed die pad to a GND plane.<br>Provide as many as possible vias for heat<br>transfer to GND plane. Serves as GND pin for<br>power stage and internal circuitry.                                                                                                                                                                                                                                                                                                                                                            |                    | GND                         |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

# **Pin Description (continued)**

| F      | PIN                                                                                                                                                                                                                                                                                                            |      | FUNCTION                                                                           | REF    | ТУРГ                           |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------|--------|--------------------------------|
| TQFN32 | TSSOP38                                                                                                                                                                                                                                                                                                        | NAME | FUNCTION                                                                           | SUPPLY | TYPE                           |
| _      | 4, 21, 24, 34,<br>37                                                                                                                                                                                                                                                                                           | N.C. | No internal connection. Leave this pin open or tie it to GND for improved cooling. |        | N.C.                           |
| 13     | 13     19     OV     programmable threshold voltage MOSFET with load resistor to lin External pullup resistor required ADC with       13     19     OV $\frac{f_{CLK}}{2048}$ 2     8     AIN     General-purpose analog input m internal ADC with $\frac{f_{CLK}}{2048}$ 10     N     Input range 0 to 1.25V. |      | fclk /                                                                             | Vcc_io | Digital Output<br>(open drain) |
| 2      |                                                                                                                                                                                                                                                                                                                |      |                                                                                    | Vcc_io | Analog Input                   |

# **Functional Diagrams**

#### TMC2240



Figure 1. Block Diagram

## **Detailed Description**

#### **Principles of Operation**

#### Step and Direction Driver with Serial Interface and Diagnostic Feedback

The TMC2240 is a smart Step and Direction stepper motor driver with serial interface (SPI, UART) for parameterization and monitoring & diagnostics.

An external high-performance motion controller like the TMC4361A or a CPU generates step and direction signals synchronized to other components like additional motors within the system. The TMC2240 takes care of intelligent current control and provides feedback on the state of the motor via one of its serial interfaces.



Figure 2. Block Diagram with Typical External Components

#### **Key Concepts**

The TMC2240 implements advanced features which are exclusive to ADI-Trinamic products. These features contribute toward greater precision, greater energy efficiency, higher reliability, smoother motion, and cooler operation in many stepper motor applications.

| StealthChop2 | No-noise, high-precision chopper algorithm for inaudible motion and standstill of the motor                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| SpreadCycle  | High-precision cycle-by-cycle current control for highest dynamic movements                                          |
| StallGuard2  | Sensorless stall detection and mechanical load measurement                                                           |
| StallGuard4  | Sensorless homing safes end switches and warns in case of motor overload                                             |
| CoolStep     | Active peak current control based on StallGuard feedback for best efficiency and lowest motor and driver temperature |
| MicroPlyer   | Microstep interpolator to run at full 256 microstepping with low resolution step input                               |

In addition to these performance enhancements, ADI-Trinamic motor drivers offer safeguards to detect and protect against shorted outputs, output open-circuit, overtemperature, and undervoltage conditions to enhance safety and recovery from equipment malfunctions.

#### **Control Interfaces**

The TMC2240 supports both, an SPI interface and a UART-based single-wire interface with CRC checking. Selection of the actual interface combination is done through the UART\_EN pin, which can be hardwired to GND or  $V_{CC_IO}$  depending on the desired interface selection.

The SPI interface is a bit-serial interface synchronous to a bus clock. For every bit sent from the bus controller to the bus peripheral, another bit is sent simultaneously from the peripheral back to the controller. Communication between an SPI controller (e.g., an MCU) and the peripheral always consists of sending one 40-bit command word and receiving one 40-bit status word.

The single-wire interface allows a bidirectional single-wire interfacing. It can be driven by any standard UART. No baud rate configuration is required.

#### Step and Direction Interface

The motor is controlled using a step and a direction input. Active edges on the STEP input can be rising edges or both rising and falling edges as controlled by mode bit (*dedge*). Using both edges cuts the toggle rate of the STEP signal in half, which is useful for control over slow interfaces such as optically isolated couplers. On each active edge, the state sampled from the DIR input determines whether to step forward or back. Each step can be a fullstep or a microstep, in which there are 2, 4, 8, 16, 32, 64, 128, or 256 microsteps per fullstep. A step impulse with a low state on DIR increases the microstep counter and a high state decreases the counter by an amount controlled by the microstep resolution. An internal table translates the counter value into the sine and cosine values which control the motor current for microstepping.

#### Automatic Standstill Power Down

An automatic current reduction drastically reduces application power dissipation and cooling requirements. A reduction to half of the run current reduces standstill power dissipation to roughly 25%. Standstill current, delay time, and decay parameters can be configured through the serial control interfaces.

Automatic freewheeling and passive motor braking are provided as an option for standstill. Passive braking reduces motor standstill power consumption to zero, while still providing effective dampening and braking!



Figure 3. Automatic Motor Current Control at Standstill and Ramp-Up

#### StealthChop2 and SpreadCycle Driver

StealthChop2 is a voltage chopper-based principle. It especially guarantees that the motor is absolutely quiet in standstill and in slow motion, except for noise generated by ball bearings.

Unlike other voltage mode choppers, StealthChop2 does not require any configuration. It automatically learns the best settings during the first motion after power up and further optimizes the settings in subsequent motions.

An initial homing sequence is sufficient for learning. Optionally, initial learning parameters can be loaded to the register set. StealthChop2 allows high motor dynamics by reacting at once to a change of motor velocity.

For highest velocity applications, SpreadCycle is an alternative option to StealthChop2. StealthChop2 and SpreadCycle may even be used in a combined configuration for the best of both worlds: StealthChop2 for no-noise standstill, silent, and smooth performance, SpreadCycle at higher velocity for high dynamics and highest peak velocity at low vibration.

SpreadCycle is an advanced cycle-by-cycle chopper mode. It offers smooth operation and good resonance dampening over a wide range of speed and load. The SpreadCycle chopper scheme automatically integrates and tunes fast decay cycles to guarantee smooth zero-crossing performance.

#### Benefits

- Significantly improved microstepping with low-cost motors
- Motor runs smooth and quiet
- Absolutely no standby noise
- Reduced mechanical resonance improves torque output

#### StallGuard2/4 – Mechanical Load Sensing

StallGuard2 and StallGuard4 provide an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as CoolStep load-adaptive current reduction.

This gives more information on the drive allowing functions like sensorless homing and diagnostics of the drive mechanics. While StallGuard2 combines with SpreadCycle chopper, StallGuard4 uses a different principle to combine with StealthChop2.

#### CoolStep – Load Adaptive Current Control

CoolStep drives the motor at the optimum current. It uses the StallGuard2 or StallGuard4 load measurement information to adjust the motor current to the minimum amount required in the actual load situation.

CoolStep results in energy savings and keeps the components cool. Due to driving the motor with the optimum current, CoolStep increases the motor efficiency compared to standard operation with approximately 50% torque reserve.

#### Benefits

- Highest energy efficiency, power consumption decreased by up to 75%
- Motor generates less heat
- Improved mechanical precision
- Less or no cooling
- Improved reliability
- Use of smaller motor is possible, less torque reserve required
- Less motor noise due to less energy exciting motor resonances

#### **Encoder Interface**

The TMC2240 provides an encoder interface for external incremental encoders. The encoder can be used for consistency checks on-the-fly between encoder position and external ramp generator position. A programmable prescaler allows the adaptation of the encoder resolution to the motor resolution. A 32-bit encoder counter is provided.

#### **SPI Interface**

#### **SPI Datagram Structure**

The TMC2240 uses 40-bit SPI datagrams for communication with a microcontroller. Microcontrollers which are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bits. The CSN line of the device must stay active (= low) for the complete duration of the datagram transmission.

Each datagram sent to the device is composed of an address byte followed by four data bytes. This allows direct 32-bit data word communication with the register set. Each register is accessed through 32 data bits even if it uses less than 32 data bits.

For simplification, each register is specified by a one byte address:

- For a read access, the most significant bit of the address byte is 0.
- For a write access, the most significant bit of the address byte is 1.

All registers are readable, most of them are read write, some read only, and some write 1 to clear (e.g., GSTAT registers).

#### Table 1. SPI Datagram Structure

|                                            | MSB (TRAI                     | NSMITTED FI            | RST)  | 40 BIT |      | LSB (TRANS | MITTED LA | ST)   |      |  |  |
|--------------------------------------------|-------------------------------|------------------------|-------|--------|------|------------|-----------|-------|------|--|--|
|                                            |                               |                        |       | 39 0   |      |            |           |       |      |  |  |
|                                            | bit address<br>bit SPI status | read/write 32 bit data |       |        |      |            |           |       |      |  |  |
|                                            | 39 32                         | 31 0                   |       |        |      |            |           |       |      |  |  |
| write to<br>RW + 7<br>read fro<br>8 bit SP | bit address                   | 8 bit                  | data  | 8 bit  | data | 8 bit c    | data      | 8 bit | data |  |  |
| 3                                          | 39 / 38 32                    | 31 .                   | 31 24 |        | 16   | 15 8       |           | 7.    | 0    |  |  |
| W                                          | 3832                          | 3128                   | 2724  | 2320   | 1916 | 1512       | 118       | 74    | 30   |  |  |

#### Selection of Write/Read (WRITE\_notREAD)

The read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. So, the bit named W is a WRITE\_notREAD control bit. The active high write bit is the MSB of the address byte. So, 0x80 has to be added to the address for a write access. The SPI interface always delivers data back to the controller, independent of the W bit. The data transferred back is the data read from the address which was transmitted with the *previous* datagram, if the previous access was a read access. If the previous access was a write access is that the read back mirrors the previously received write data. So, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only and its 32 data bits are dummies, and, further the following read or write access delivers back the data read from the address

transmitted in the preceding read cycle.

A read access request datagram uses dummy write data. Read data is transferred back to the controller with the subsequent read or write access. Hence, reading multiple registers can be done in a pipelined fashion.

Whenever data is read from or written to the TMC2240, the MSBs delivered back contain the SPI status. The *SPI\_STATUS* is a number of eight selected status bits.

Example:

For a read access to the register (*XACTUAL*) with the address 0x21, the address byte has to be set to 0x21 in the access preceding the read access. For a write access to the register (*VACTUAL*), the address byte has to be set to 0x80 + 0x22 = 0xA2. For read access, the data bit might have any value (-). So, one can set them to 0.

| ACTION                  | DATA SENT TO TMC2240 | DATA RECEIVED FROM TMC2240 |
|-------------------------|----------------------|----------------------------|
| read XACTUAL            | 0x210000000          | 0xSS & unused data*        |
| read XACTUAL            | 0x210000000          | 0xSS & XACTUAL             |
| write VMAX = 0x00ABCDEF | 0xA700ABCDEF         | 0xSS & XACTUAL             |
| write VMAX = 0x00123456 | 0xA700123456         | 0xSS00ABCDEF               |

#### Table 2. SPI Read/Write Example Flow

\* SS: is a placeholder for the status bits SPI\_STATUS

#### SPI Status Bits Transferred with Each Datagram Read Back

New status information becomes latched at the end of each access and is available with the next SPI transfer.

# Table 3. SPI\_STATUS – Status Flags Transmitted with Each SPI Access in Bits 39 to 32

| BIT | NAME         | COMMENT                                                                   |
|-----|--------------|---------------------------------------------------------------------------|
| 7:4 | don't care   | not used in TMC2240                                                       |
| 3   | standstill   | DRV_STATUS[31] – 1: Signals motor stand still                             |
| 2   | sg2          | DRV_STATUS[24] – 1: Signals StallGuard flag active                        |
| 1   | driver_error | GSTAT[1] – 1: Signals driver 1 driver error (clear by reading GSTAT)      |
| 0   | reset_flag   | GSTAT[0] – 1: Signals, that a reset has occurred (clear by reading GSTAT) |

#### **Data Alignment**

All data are right aligned. Some registers represent unsigned (positive) values, some represent integer values (signed) as two's complement numbers, single bits or groups of bits are represented as single bits respectively as integer groups.

#### **SPI Signals**

The SPI bus on the TMC2240 has four signals:

- SCK bus clock input
- SDI serial data input
- SDO serial data output
- CSN chip select input (active low)

The SPI peripheral is enabled for an SPI transaction by a low on the chip select input CSN. Bit transfer is synchronous to the bus clock SCK, with the peripheral latching the data from SDI on the rising edge of SCK and driving data to SDO following the falling edge. The most significant bit is sent first. A minimum of 40 SCK clock cycles is required for a bus transaction with the TMC2240.

If more than 40 clocks are driven, the additional bits shifted into SDI are shifted out on SDO after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips.

The CSN must be low during the whole bus transaction. When CSN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the SPI controller to the SPI peripheral. If

more than 40 bits are sent, only the last 40 bits received before the rising edge of CSN are recognized as the command.

#### SPI Timing

The SPI max frequency is at 10MHz. SCK is independent from the clock frequency of the system while the only parameter depending on the clock frequency is the minimum CSN high time. All SPI inputs are internally filtered to avoid triggering on pulses shorter than 10ns. The figure shows the timing parameters of an SPI bus transaction. Timing values are given in the EC table.

The SPI interface uses SPI MODE 3.



Figure 4. SPI Timing Diagram

#### **UART Single-Wire Interface**

The UART single-wire interface allows control of the TMC2240 with any microcontroller UART. It shares transmit and receive line like an RS485-based interface. Data transmission is secured using a cyclic redundancy check, so that increased interface distances (e.g., over cables between two PCBs) can be bridged without danger of wrong or missed commands even in the event of electromagnetic disturbance. The automatic baud rate detection makes this interface easy to use.

#### Datagram Structure

#### Write Access

#### Table 4. UART Write Access Datagram Structure

|                                                                                | EACH BYTE IS LSBMSB, HIGHEST BYTE TRANSMITTED FIRST                |   |   |   |    |    |      |     |              |    |    |           |                            |            |  |     |    |    |    |
|--------------------------------------------------------------------------------|--------------------------------------------------------------------|---|---|---|----|----|------|-----|--------------|----|----|-----------|----------------------------|------------|--|-----|----|----|----|
|                                                                                | 0 63                                                               |   |   |   |    |    |      |     |              |    |    |           |                            |            |  |     |    |    |    |
| sync + reserved8 bit node<br>addressRW + 7 bit register<br>addr.32 bit dataCRC |                                                                    |   |   |   |    |    |      |     |              |    |    | CRC       |                            |            |  |     |    |    |    |
|                                                                                |                                                                    |   |   | ( | 07 |    |      |     | 81           | 5  |    | 1623      |                            | 2455 56.   |  |     |    | 66 | 3  |
| 1                                                                              | 1     0     1     0     Reserved (don't cares but included in CRC) |   |   |   |    | NC | DDEA | DDR | regi<br>addı |    | 1  | data byte | es 3, 2, 1, (<br>low byte) | ) (high to |  | CRC |    |    |    |
| 0                                                                              | 1                                                                  | 2 | 3 | 4 | 5  | 6  | 7    | 8   |              | 15 | 16 |           | 23                         | 24         |  | 55  | 56 |    | 63 |

A sync nibble precedes each transmission to and from the TMC2240 and is embedded into the first transmitted byte, followed by an addressing byte. Each transmission allows a synchronization of the internal baud rate divider to the UART host clock. The actual baud rate is adapted and variations of the internal clock frequency are compensated. Thus, the baud rate can be freely chosen within the valid range. Each transmitted byte starts with a start bit (logic 0, low level on DIAG1/SW) and ends with a stop bit (logic 1, high level on DIAG1/SW). The bit time is calculated by measuring the time from the beginning of start bit (1 to 0 transition) to the end of the sync frame (1 to 0 transition from bit 2 to bit 3). All data

is transmitted byte wise. The 32-bit data words are transmitted with the highest byte first.

A minimum baud rate of 9000 baud is permissible, assuming 20MHz clock (worst case for low baud rate). Maximum baud rate is f<sub>CLK</sub>/16 due to the required stability of the baud clock.

The initial peripheral address *NODEADDR* is selected by CSN\_AD2, SCK\_AD1, SDI\_AD0 in the range 0 to 7.

The peripheral address is determined by the sum of the register *NODEADDR* and the pin selection given above. This means that a high level on SDI (with CSN low and SCK low) increments the *NODEADDR* setting by one.

Bit 7 of the register address identifies a Read (0) or a Write (1) access. Example: Address 0x10 is changed to 0x90 for a write access.

The communication becomes reset if a pause time of longer than 63 bit times between the start bits of two successive bytes occurs. This timing is based on the last correctly received datagram. In this case, the transmission needs to be restarted after a failure recovery time of minimum 12 bit times of bus idle time. This scheme allows the UART host to reset communication in case of transmission errors. Any pulse on an idle data line below 16 clock cycles is treated as a glitch and leads to a timeout of 12 bit times, for which the data line must be idle. Other errors like wrong CRC are also treated the same way. This allows a safe resynchronization of the transmission after any error conditions. Consider that due to this mechanism an abrupt reduction of the baud rate to less than 15% of the previous value is not possible.

Each accepted write datagram becomes acknowledged by the receiver by incrementing an internal cyclic datagram counter (8 bit). Reading out the datagram counter allows the UART host to check the success of an initialization sequence or single write accesses. Read accesses do not modify the counter.

#### **Read Access**

#### Table 5. UART Read Access Request Datagram Structure

|   | EACH BYTE IS LSBMSB, HIGHEST BYTE TRANSMITTED FIRST                |   |   |          |              |             |           |   |                             |    |    |      |      |    |  |    |
|---|--------------------------------------------------------------------|---|---|----------|--------------|-------------|-----------|---|-----------------------------|----|----|------|------|----|--|----|
|   | sync + reserved 8 bit node address RW + 7 bit register address CRC |   |   |          |              |             |           |   |                             |    |    |      |      |    |  |    |
|   | 07                                                                 |   |   |          |              |             |           |   | 815                         | ;  |    | 1623 | 2431 |    |  |    |
| 1 | 0                                                                  | 1 | 0 | Reserved | (don't cares | but include | d in CRC) | ٨ | NODEADDR register address 0 |    |    | 0    | CRC  |    |  |    |
| 0 | 1                                                                  | 2 | 3 | 4        | 5            | 6           | 7         | 8 |                             | 15 | 16 |      | 23   | 24 |  | 31 |

The read access request datagram structure is identical to the write access datagram structure, but uses a lower number of user bits. Its function is the addressing of the UART node and the transmission of the desired register address for the read access. The TMC2240 responds with the same baud rate as the UART host uses for the read request.

In order to ensure a clean bus transition from the host to the node, the TMC2240 does not immediately send the reply to a read access, but it uses a programmable delay time after which the first reply byte becomes sent following a read request. This delay time can be set in multiples of eight bit times using *SENDDELAY* time setting (default = 8 bit times) according to the needs of the UART host. In a multi-node system, set *SENDDELAY* to min. 2 for all nodes. Otherwise a non-addressed node might detect a transmission error upon read access to a different node.

### Table 6. UART Read Access Reply Datagram Structure

|   | EACH BYTE IS LSBMSB, HIGHEST BYTE TRANSMITTED FIRST                          |   |    |             |     |      |    |          |         |    |              |                 |              |     |    |    |
|---|------------------------------------------------------------------------------|---|----|-------------|-----|------|----|----------|---------|----|--------------|-----------------|--------------|-----|----|----|
|   | 0 63                                                                         |   |    |             |     |      |    |          |         |    |              |                 |              |     |    |    |
|   | sync + reserved 8 bit node address RW + 7 bit register addr. 32 bit data CRC |   |    |             |     |      |    |          |         |    |              |                 |              |     |    |    |
|   |                                                                              |   | 0. | 7           |     | 815  | 5  |          | 1623    |    |              | 2455            |              | 5   | 66 | 3  |
| 1 | 0                                                                            | 1 | 0  | reserved (0 | )   | 0xFF |    | register | address | 0  | data bytes 3 | , 2, 1, 0 (high | to low byte) | CRC |    |    |
| 0 | 1                                                                            | 2 | 3  | 4 5 6       | 7 8 | 3    | 15 | 16       |         | 23 | 24           |                 | 55           | 56  |    | 63 |

The read response is sent to the UART host using address code %11111111. The transmitter becomes switched inactive four bit times after the last bit is sent.

Address %11111111 is reserved for read accesses going to the UART host. A node cannot use this address.

#### **CRC** Calculation

An 8-bit CRC polynomial is used for checking both read and write access. It allows detection of up to eight single-bit

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

errors. The CRC8-ATM polynomial with an initial value of zero is applied LSB to MSB, including the sync and addressing byte. The sync nibble is assumed to be always correct. The TMC2240 responds only to correctly transmitted datagrams containing its own node address. It increases its datagram counter for each correctly received write access datagram.

 $CRC = x^8 + x^2 + x^1 + x^0$ 

Serial calculation example

CRC = (CRC << 1) OR (CRC.7 XOR CRC.1 XOR CRC.0 XOR [new incoming bit])

#### **C-Code Example for CRC Calculation**

void swuart calcCRC(UCHAR\* datagram, UCHAR datagramLength) { int i,j; UCHAR\* crc = datagram + (datagramLength-1); // CRC located in last byte of message UCHAR currentByte; \*crc = 0;for (i = 0; i<(datagramLength-1); i++) { // Execute for all bytes of a message currentByte = datagram[i]; // Retrieve a byte to be sent from Array for (j = 0; j<8; j++) { if ((\*crc >> 7) ^ (currentByte&0x01)) // update CRC based result of XOR operation { \*crc = (\*crc << 1) ^ 0x07; } else { \*crc = (\*crc << 1); } currentByte = currentByte >> 1; } // for CRC bit } // for message byte }

#### **UART Signals**

The UART interface on the TMC2240 comprises five signals. In UART mode, each node checks the single-wire pin DIAG1/SW for correctly received datagrams with its own address continuously. The pin is switched as input during this time. It adapts to the baud rate based on the sync nibble, as described earlier. In case of a read access, it switches on its output driver on DIAG1/SW and sends its response using the same baud rate.

#### Table 7. TMC2240 UART Interface Signals

| SIGNAL   | DESCRIPTION                                                              |
|----------|--------------------------------------------------------------------------|
| DIAG1/SW | Data input and output                                                    |
| CSN/AD2  | Bit 2 of UART address increment (+4)                                     |
| SCK/AD1  | Bit 1 of UART address increment (+2)                                     |
| SDI/AD0  | Bit 0 of UART address increment (+1), tie to NAO of previous IC in chain |
| SDO/NAO  | NAO pin for chained sequential addressing scheme (reset default = high)  |

#### **Addressing Multiple Nodes**

If only one or up to eight TMC2240 are addressed by a host using a single UART bus interface, a simple hardware address selection can be used. The individual UART node addresses are set by connecting the UART address pins (SDI,

#### SCK, CSN) to $V_{\mbox{CC}\mbox{IO}}$ and GND.

If more than eight nodes need to be connected to the same UART bus, then a different approach must be used. This approach can address up to 255 nodes by using the output NAO (SDO) as a selection pin for the bit 0 address pin of the next device. Proceed as follows:

- Tie all address pins as well as SDI/AD0 of your first TMC2240 to GND.
- Connect SDO/NAO output of the first TMC2240 to the next node's address[0] pin (SDI/AD0). Connect further nodes in the same fashion.
- Now, the first node responds to address 0. Following nodes are set to address 1.
- Program the first TMC2240 to its specific node address. Note: Once a node is initialized with its node address, its SDO/NAO output which is tied to the next node's address[0] pin (SDI/AD0) has to be programmed to logic 0 in order to differentiate the next node from all following nodes.
- Now, the second node is accessible and can get its specific node address. Further nodes can be programmed to their specific node addresses sequentially.



Figure 5. UART Daisy-Chaining Example

### Table 8. UART Example for Addressing up to 255 Nodes

| PHASE              | NODE #1                              | NODE #2                              | NODE #3                              |
|--------------------|--------------------------------------|--------------------------------------|--------------------------------------|
| Addressing phase 1 | address 0, NAO is high               | address 1                            | address 1                            |
| Addressing phase 2 | program to address 254 & set NAO low | address 0, NAO is high               | address 1                            |
| Addressing phase 3 | address 254                          | program to address 253 & set NAO low | address 0                            |
| Addressing phase 4 | address 254                          | address 253                          | program to address 252 & set NAO low |
| Addressing phase x | continue procedure                   |                                      |                                      |

#### **Step/Direction Interface**

The STEP and DIR inputs provide a simple, standard interface compatible with many existing motion controllers. The MicroPlyer step pulse interpolator brings the smooth motor operation of high-resolution microstepping to applications originally designed for coarser stepping.

#### Timing

The figure below shows the timing parameters for the STEP and DIR signals. When the dedge mode bit in the

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

CHOPCONF register is set, both edges of STEP are active. If *dedge* is cleared, only rising edges are active. STEP and DIR are sampled and synchronized to the system clock. An internal analog filter of approximately 10ns removes glitches on the signals, such as those caused by long PCB traces. If the signal source is far from the chip, and especially if the signals are carried on cables, the signals should be filtered or transmitted differentially.

See the *Electrical Characteristics* table for the specified timing parameters.



Figure 6. STEP/DIR Signal Timing



Figure 7. STEP/DIR Signal Input Filter Structure

#### Changing Resolution

A reduced microstep resolution allows limitation of the step frequency for the STEP/DIR interface, or compatibility to an older, less performing driver. The internal microstep table with 1024 sine wave entries generates sinusoidal motor coil currents. These 1024 entries correspond to one electrical revolution or four fullsteps. The microstep resolution setting determines the step width taken within the table. Depending on the DIR input, the microstep counter is increased (DIR = 0) or decreased (DIR = 1) with each STEP pulse by the step width. The microstep resolution determines the increment respectively the decrement. At maximum resolution, the sequencer advances one step for each step pulse. At half resolution, it advances two steps. Increment is up to 256 steps for fullstepping. The sequencer has special provision to allow seamless switching between different microstep rates at any time. When switching to a lower microstep resolution, it calculates the nearest step within the target resolution and reads the current vector at that position. This behavior especially is important for low resolutions like fullstep and halfstep, because any failure in the step sequence would lead to asymmetrical run when comparing a motor running clockwise and counterclockwise.

#### Examples:

*Fullstep*: Cycles through table positions: 128, 384, 640, and 896 (45°, 135°, 225°, and 315° electrical position, both coils on at identical current). The coil current in each position corresponds to the RMS-Value (0.71 x amplitude). Step size is 256 (90° electrical)

Half step: The first table position is 64 (22.5° electrical), Step size is 128 (45° steps)

*Quarter step*: The first table position is 32 (90°/8 = 11.25° electrical), Step size is 64 (22.5° steps)

This way equidistant steps result and they are identical in both rotation directions. Some older drivers also use zero

current (table entry 0, 0°) as well as full current (90°) within the step tables. This kind of stepping is avoided because it provides less torque and has a worse power dissipation in driver and motor.

| STEP POSITION | TABLE POSITION | CURRENT COIL A | CURRENT COIL B |  |
|---------------|----------------|----------------|----------------|--|
| Half step 0   | 64             | 38.3%          | 92.4%          |  |
| Fullstep 0    | 128            | 70.7%          | 70.7%          |  |
| Half step 1   | 192            | 92.4%          | 38.3%          |  |
| Half step 2   | 320            | 92.4%          | -38.3%         |  |
| Fullstep 1    | 384            | 70.7%          | -70.7%         |  |
| Half step 3   | 448            | 38.3%          | -92.4%         |  |
| Half step 4   | 576            | -38.3%         | -92.4%         |  |
| Fullstep 2    | 640            | -70.7%         | -70.7%         |  |
| Half step 5   | 704            | -92.4%         | -38.3%         |  |
| Half step 6   | 832            | -92.4%         | 38.3%          |  |
| Fullstep 3    | 896            | -70.7%         | 70.7%          |  |
| Half step 7   | 960            | -38.3%         | 92.4%          |  |

#### Table 9. Fullstep/Half Step Lookup Table Values for Phase A/B Coil Currents

#### **MicroPlyer Step Interpolator and Standstill Detection**

For each active edge on STEP, MicroPlyer produces microsteps at 256x resolution. It interpolates the time in between the two step impulses at the step input based on the last step interval. This way, from 2 microsteps (128 microsteps to 256 microsteps interpolation) up to 256 microsteps (fullstep input to 256 microsteps) are driven for a single-step pulse.

MicroPlyer function is enabled by setting the *intpol* bit in the *CHOPCONF* register.

The step rate for the interpolated 2 microsteps to 256 microsteps is determined by measuring the time interval of the previous step period and dividing it into up to 256 equal parts. The maximum time between 2 microsteps corresponds to  $2^{20}$  (roughly one million system clock cycles), for an even distribution of 256 microsteps. At 16MHz system clock frequency, this results in a minimum step input frequency of 16Hz for MicroPlyer operation. A lower step rate causes the *STST* bit to be set, which indicates a standstill event. At that frequency, microsteps occur at a rate of (system clock frequency)/ $2^{16} \sim 256$ Hz. When a standstill is detected, the driver automatically switches the motor to holding current *IHOLD*.

Attention: MicroPlyer only works perfectly with a stable STEP frequency. Do not use the *dedge* option if the STEP signal does not have a 50% duty cycle!



Figure 8. MicroPlyer Microstep Interpolation with Rising STEP Frequency (Example: 16 to 256)

In the figure, the first STEP cycle is long enough to set the standstill bit *stst*. This bit is cleared on the next STEP active edge. Then, the external STEP frequency increases. After one cycle at the higher rate MicroPlyer adapts the interpolated microstep rate to the higher frequency. During the last cycle at the slower rate, MicroPlyer did not generate all 16 microsteps, so there is a small jump in motor angle between the first and second cycles at the higher rate.

#### StealthChop2

StealthChop2 is an extremely quiet mode of operation for stepper motors. It is based on a voltage mode PWM. In case of standstill and at low velocities, the motor is absolutely noiseless. Thus, StealthChop2-operated stepper motor applications are very suitable for indoor or home use. The motor operates absolutely free of vibration at low velocities. With StealthChop, the motor current is applied by driving a certain effective voltage into the coil, using a voltage mode PWM. With the enhanced StealthChop2, the driver automatically adapts to the application for best performance. No more configurations are required. Optional configuration allows for tuning the setting in special cases, or for setting initial values for the automatic adaptation algorithm. For high velocity drives, SpreadCycle should be considered in combination with StealthChop2.

Operate the motor within your application when exploring StealthChop2. Motor performance often is better with a mechanical load because it prevents the motor from stalling due to mechanical oscillations which can occur without load.

#### Automatic Tuning

StealthChop2 integrates an automatic tuning (AT) procedure, which adapts the most important operating parameters to the motor automatically. This way, StealthChop2 allows high motor dynamics and supports powering down the motor to very low currents. Just two steps have to be taken into account for best results: Start with the motor in standstill, but powered with nominal run current (AT#1). Move the motor at a medium velocity, e.g., as part of a homing procedure (AT#2). The flowchart in the next figure shows the tuning procedure.

# Table 10. Constraints and Requirements for StealthChop2 Autotuning AT#1 andAT#2

| STEP | PARAMETER | CONDITIONS | REQUIRED DURATION |
|------|-----------|------------|-------------------|
|------|-----------|------------|-------------------|

# Table 10. Constraints and Requirements for StealthChop2 Autotuning AT#1 and AT#2 (continued)

| AT#1 | PWM_<br>OFS_AUTO                                                                                                                                                                                                                                                                                                                                                                             | <ul> <li>Motor in standstill and actual current scale (<i>CS</i>) is identical to run current (<i>IRUN</i>).</li> <li>If standstill reduction is enabled, an initial step pulse switches the drive back to run current, or set <i>IHOLD</i> to <i>IRUN</i>.</li> <li>Pin V<sub>S</sub> at operating level.</li> </ul> | $\leq 2^{20} + 2 \times 2^{18} t_{CLK}$ ,<br>$\leq 130ms$ (with internal clock)                                                                                                           |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AT#2 | <ul> <li>PWM_<br/>GRAD_AUTO</li> <li>Move motor at a velocity, where a significant<br/>amount of back EMF is generated and where the<br/>full run current can be reached. Conditions:</li> <li>1.5 x PWM_OFS_AUTO x (IRUN+1)/32 &lt;<br/>PWM_SCALE_SUM &lt; 4 x PWM_OFS_AUTO x<br/>(IRUN+1)/32</li> <li>PWM_SCALE_SUM &lt; 255</li> <li>Hint: A typical range is 60RPM to 300RPM.</li> </ul> |                                                                                                                                                                                                                                                                                                                       | 8 fullsteps are required for a change of ±1.<br>For a typical motor with <i>PWM_GRAD_AUTO</i> optimum at 50 or less, up to 400 fullsteps are required when starting from default value 0. |

#### Hint:

Determine best conditions for automatic tuning with the evaluation board.

Use application-specific parameters for *PWM\_GRAD* and *PWM\_OFS* for initialization in firmware to provide initial tuning parameters.

Monitor *PWM\_SCALE\_AUTO* going down to zero during the constant velocity phase in AT#2 tuning. This indicates a successful tuning.

#### Attention:

Operating in StealthChop2 without proper tuning can lead to high motor currents during a deceleration ramp, especially with low resistive motors and fast deceleration settings. Follow the automatic tuning process and check optimum tuning conditions using the evaluation board. It is recommended to use an initial value for settings *PWM\_OFS* and *PWM\_GRAD* determined per motor type.

Modifying *GLOBALSCALER* or  $V_S$  voltage invalidates the result of the automatic tuning process. Motor current regulation cannot compensate significant changes until next AT#1 phase. Automatic tuning adapts to changed conditions whenever AT#1 and AT#2 conditions are fulfilled in the later operation.

#### StealthChop2 Options

In order to match the motor current to a certain level, the effective PWM voltage becomes scaled depending on the actual motor velocity. Several additional factors influence the required voltage level to drive the motor at the target current: The motor resistance, its back EMF (e.g., directly proportional to its velocity) as well as the actual level of the supply voltage. Two modes of PWM regulation are provided: The automatic tuning mode (AT) using current feedback (*pwm\_autoscale* = 1, *pwm\_autograd* = 1) and a feed forward velocity-controlled mode (*pwm\_autoscale* = 0). The feed forward velocity-controlled mode does not react to a change of the supply voltage or to events like a motor stall, but it provides very stable amplitude. It does not use or require any means of current measurement. This is perfect when motor type and supply voltage are well known. Therefore, we recommend the automatic mode, unless current regulation is not satisfying in the given operating conditions.

It is recommended to use application-specific initial tuning parameters, fitting the motor type and supply voltage. Additionally, operate in automatic tuning mode in order to respond to parameter change, e.g., due to motor heat-up or change of supply voltage.

Non-automatic mode ( $pwm\_autoscale = 0$ ) should be taken into account only with well-known motor and operating conditions. In this case, careful programming via the interface is required. The operating parameters  $PWM\_GRAD$  and  $PWM\_OFS$  can be determined in automatic tuning mode initially.

The StealthChop2 PWM frequency can be chosen in four steps in order to adapt the frequency divider to the frequency of the clock source. A setting in the range of 20kHz–50kHz is good for most applications. It balances low current ripple and good higher velocity performance vs. dynamic power dissipation.



Figure 9. StealthChop2 Automatic Tuning Procedure

## Table 11. Choice of PWM Frequency for StealthChop2 (Bold Font = Recommended)

| CLOCK FREQUENCY | PWM_FREQ = %00<br>f <sub>PWM</sub> = 2/1024 f <sub>CLK</sub> | PWM_FREQ = %01<br>f <sub>PWM</sub> = 2/683 f <sub>CLK</sub> | PWM_FREQ = %10<br>f <sub>PWM</sub> = 2/512 f <sub>CLK</sub> | PWM_FREQ = %11<br>f <sub>PWM</sub> = 2/410 f <sub>CLK</sub> |
|-----------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|
| 20MHz           | 39.1kHz                                                      | 58.1kHz                                                     | 78.1kHz                                                     | 97.6kHz                                                     |
| 18MHz           | 35.2kHz                                                      | 52.7kHz                                                     | 70.3kHz                                                     | 87.8kHz                                                     |
| 16MHz           | 31.3kHz                                                      | 46.9kHz                                                     | 62.5kHz                                                     | 78.0kHz                                                     |

# Table 11. Choice of PWM Frequency for StealthChop2 (Bold Font = Recommended) (continued)

| 12.5MHz (internal) | 24.4kHz | 36.6kHz | 48.8kHz | 61.0kHz |
|--------------------|---------|---------|---------|---------|
| 10MHz              | 19.5kHz | 29.3kHz | 39.1kHz | 48.8kHz |
| 8MHz               | 15.6kHz | 23.4kHz | 31.2kHz | 39.0kHz |

#### StealthChop2 Current Regulator

In StealthChop2 voltage PWM mode, the autoscaling function (*pwm\_autoscale* = 1, *pwm\_auto\_grad* = 1) regulates the motor current to the desired current setting. Automatic scaling is used as part of the AT process, and for subsequent tracking of changes within the motor parameters. The driver measures the motor current during the chopper on time and uses a proportional regulator to regulate *PWM\_SCALE\_AUTO* in order match the motor current to the target current. *PWM\_REG* is the proportionality coefficient for this regulator. Basically, the proportionality coefficient should be as small as possible in order to get a stable and soft regulation behavior, but it must be large enough to allow the driver to quickly react to changes caused by variation of the motor target current (e.g., change of V<sub>REF</sub>). During initial tuning step AT#2, *PWM\_REG* also compensates for the change of motor velocity. Therefore, a high acceleration during AT#2 requires a higher setting of *PWM\_REG*. With careful selection of homing velocity and acceleration, a minimum setting of the regulation gradient often is sufficient (*PWM\_REG* = 1). *PWM\_REG* setting should be optimized for the fastest required acceleration and deceleration ramp (compare the following two figures).



Figure 10. StealthChop2: Good Setting for PWM\_REG



Figure 11. StealthChop2: Too Small Setting for PWM\_REG during AT#2

The quality of the setting *PWM\_REG* in phase AT#2 and the finished automatic tuning procedure (or non-automatic settings for *PWM\_OFS* and *PWM\_GRAD*) can be examined when monitoring motor current during an acceleration phase as shown in the next figure.



Figure 12. Successfully Determined PWM\_GRAD(\_AUTO) and PWM\_OFS(\_AUTO)



Figure 13. Example for Too Small PWM\_GRAD Setting

#### **Lower Current Limit**

Depending on the setting of *pwm\_meas\_sd\_enable*, the StealthChop2 current regulator principle imposes a lower limit for motor current regulation. As the coil current is measured during chopper on phase only (*pwm\_meas\_sd\_enable* = 0), a minimum chopper duty cycle allowing coil current regulation is given by the blank time as set by *TBL* and by the chopper frequency setting. Therefore, the motor-specific minimum coil current in StealthChop2 autoscaling mode rises with the supply voltage and with the chopper frequency. A lower blanking time allows a lower current limit. It is important for the correct determination of *PWM\_OFS\_AUTO*, that in AT#1 the run current, *GLOBALSCALER*, and *IRUN* is well within the regulation range. Lower currents (e.g., for standstill power down) are automatically realized based on *PWM\_OFS\_AUTO* and *PWM\_GRAD\_AUTO* respectively based on *PWM\_OFS* and *PWM\_GRAD* with non-automatic current scaling. The freewheeling option allows going to zero motor current.

Lower motor coil current limit for StealthChop2 automatic tuning (*pwm\_meas\_sd\_enable = 0*) :

$$I_{\text{LowerLimit}} = t_{\text{BLANK}} \times f_{\text{PWM}} \times \frac{V_{S}}{R_{\text{COIL}}}$$

With  $V_S$  being the motor supply voltage and  $R_{COIL}$  the motor coil resistance.

 $I_{LowerLimit}$  can be treated as a rule-of-thumb value for the minimum nominal *IRUN* motor current setting. In case where the lower limit is not sufficient to reach the desired setting be sure to set *pwm\_meas\_sd\_enable* = 1.

f<sub>PWM</sub> is the chopper frequency as determined by setting *PWM\_FREQ*.

Example: A motor has a coil resistance of  $5\Omega$ , the supply voltage is 24V. With *TBL* = %01 and *PWM\_FREQ* = %00, t<sub>BLANK</sub> is 24 clock cycles, f<sub>PWM</sub> is 2/(1024 clock cycles):

$$I_{\text{LowerLimit}} = 24t_{\text{CLK}} \times \frac{2}{1024t_{\text{CLK}}} \times \frac{24V}{5\Omega} = \frac{24}{512} \times \frac{24V}{5\Omega} = 225 \text{mA}$$

This means the motor target current for automatic tuning must be 225mA or more, taking into account all relevant settings. This lower current limit also applies for modification of the motor current through the *GLOBALSCALER*.

#### Attention:

For automatic tuning, a lower coil current limit applies.

*IRUN*  $\ge$  8: Current settings for *IRUN* below 8 do not work with automatic tuning.

I<sub>LOWERLIMIT</sub>: Depending on the setting of bit *pwm\_meas\_sd\_enable (in register PWM\_CONF[22])* for automatic tuning, a lower coil current limit applies. The motor current in automatic tuning phase AT#1 must exceed this lower limit. Calculate I<sub>LOWERLIMIT</sub> or measure it using a current probe. Setting the motor run-current or hold-current below the lower current limit during operation by modifying *IRUN* and *IHOLD* is possible after successful automatic tuning. The lower current limit also limits the capability of the driver to respond to changes of *GLOBALSCALER*.

The lower current limit also limits the capability of the driver to respond to changes of GLOBALSCALER.

To overcome the lower limit set *pwm\_meas\_sd\_enable* = 1. This allows the IC to additionally measure coil current in the slow decay phase.

#### **Velocity-Based Scaling**

Velocity-based scaling scales the StealthChop2 amplitude based on the time between every two steps, e.g., based on *TSTEP*, measured in clock cycles. This concept basically does not require a current measurement, because no regulation loop is necessary. A pure velocity-based scaling is available via programming, only, when setting *pwm\_autoscale* = 0. The basic idea is to have a linear approximation of the voltage required to drive the target current into the motor. The stepper motor has a certain coil resistance and thus needs a certain voltage amplitude to yield a target current based on the basic formula I = U/R. With R being the coil resistance, U the supply voltage scaled by the PWM value, the current I results. The initial value for *PWM\_OFS* can be calculated:

$$PWM_OFS = \frac{374 \times R_{COIL} \times I_{COIL}}{V_S}$$

With  $\mathsf{V}_S$  the motor supply voltage and  $\mathsf{I}_{COIL}$  the target RMS current

The effective PWM voltage U<sub>PWM</sub> (1/SQRT(2) x peak value) results considering the 8-bit resolution and 248 sine wave peak for the actual PWM amplitude shown as *PWM\_SCALE*:

$$U_{\mathsf{PWM}} = V_S \times \frac{\mathsf{PWM\_SCALE}}{256} \times \frac{248}{256} \times \frac{1}{\sqrt{2}} = V_S \times \frac{\mathsf{PWM\_SCALE}}{374}$$

With rising motor velocity, the motor generates an increasing back EMF voltage. The back EMF voltage is proportional to the motor velocity. It reduces the PWM voltage effective at the coil resistance and thus current decreases. The TMC2240 provides a second velocity dependent factor (*PWM\_GRAD*) to compensate for this. The overall effective PWM amplitude (*PWM\_SCALE\_SUM*) in this mode automatically is calculated in dependence of the microstep frequency as:

$$\mathsf{PWM\_SCALE\_SUM} = \mathsf{PWM\_OFSx}\left(\frac{\mathsf{CS\_ACTUAL} + 1}{32}\right) + \mathsf{PWM\_GRAD} \times \frac{256}{\mathsf{TSTEP}}$$

CS\_ACTUAL takes into account the actual current scaling as defined by IHOLD and IRUN or respectively by CoolStep.

With f<sub>STEP</sub> being the microstep frequency for 256 microstep resolution equivalent and f<sub>CLK</sub> the clock frequency supplied to the driver or the actual internal frequency.

As a first approximation, the back EMF subtracts from the supply voltage and thus the effective current amplitude decreases. This way, a first approximation for *PWM\_GRAD* setting can be calculated:

$$PWM\_GRAD = C_{BEMF} \left[ \frac{\frac{V}{rad}}{s} \right] \times 2\pi \times \frac{f_{Clk} \times 1.46}{V_M \times MSPR}$$

C<sub>BEMF</sub> is the back EMF constant of the motor in Volts per radian/second.

MSPR is the number of microsteps per rotation related to 1/256 microstep resolution, e.g., 51200 = 256 microsteps multiplied by 200 fullsteps for a  $1.8^{\circ}$  motor.



Figure 14. Velocity-Based PWM Scaling (pwm\_autoscale = 0)

The values for *PWM\_OFS* and *PWM\_GRAD* can easily be optimized by tracing the motor current with a current probe on the oscilloscope. Alternatively, automatic tuning determines these values and they can be read out from *PWM\_OFS\_AUTO* and *PWM\_GRAD\_AUTO*.

#### Understanding the back EMF constant of a motor:

The back EMF constant is the voltage a motor generates when turned with a certain velocity. Often motor datasheets do not specify this value, as it can be deducted from motor torque and coil current rating. Within SI units, the numeric value of the back EMF constant  $C_{BEMF}$  has the same numeric value as the numeric value of the torque constant. For example, a motor with a torque constant of 1 Nm/A would have a  $C_{BEMF}$  of 1V/rad/s. Turning such a motor with 1rps (1rps = 1 revolution per second = 6.28 rad/s) generates a back EMF voltage of 6.28V. Thus, the back EMF constant can be calculated as:

$$C_{\text{BEMF}}\left[\frac{V}{\frac{\text{rad}}{s}}\right] = \frac{\text{HoldingTorque[Nm]}}{2 \times I_{\text{COILNOM}}^{[A]}}$$

I<sub>COILNOM</sub> is the motor's rated RMS phase current for the specified holding torque.

HoldingTorque is the motor specific holding torque, e.g., the torque reached at  $I_{COILNOM}$  on both coils. The torque unit is [Nm] where 1Nm = 100Ncm = 1000mNm.

The voltage is valid as RMS voltage per coil, thus the nominal current is multiplied by 2 in this formula, since the nominal current assumes a fullstep position, with two coils operating.

#### Combining StealthChop2 and SpreadCycle

For applications requiring high velocity motion, SpreadCycle may bring more stable operation in the upper velocity range. To combine no-noise operation with highest dynamic performance, the TMC2240 allows combining StealthChop2 and SpreadCycle based on a velocity threshold. With this, StealthChop2 is only active at low velocities.



Figure 15. TPWMTHRS for Optional Switching to SpreadCycle

As a first step, both chopper principles should be parameterized and optimized individually.

In a next step, the switchover velocity has to be defined. For example, StealthChop2 operation is used for precise low speed positioning, while SpreadCycle shall be used for highly dynamic motion. *TPWMTHRS* determines this transition velocity. Read out *TSTEP* when moving at the desired velocity and program the resulting value to *TPWMTHRS*. Use a low transfer velocity to avoid a jerk at the switching point.

#### Jerkless switching to SpreadCycle:

A jerk occurs when switching at higher velocities, because the back-EMF of the motor (which rises with the velocity) causes a phase shift of up to 90° between motor voltage and motor current. So when switching at higher velocities between voltage PWM and current PWM mode, this jerk occurs with increased intensity. A high jerk may even produce a temporary overcurrent condition (depending on the motor coil resistance). At low velocities (e.g., 1 to a few 10RPM), it can be completely neglected for most motors. Therefore, consider the jerk when switching the driver between SpreadCycle and StealthChop2. With automatic switching controlled by *TPWMTHRS*, the driver can automatically eliminate the jerk by using StallGuard4 to determine the phase shift. It applies the same phase shift to SpreadCycle until the velocity falls back below the switching threshold. Set flag *SG4\_THRS.sg\_angle\_offset* to enable this function.

Set *TPWMTHRS* zero if you want to work with StealthChop2 only.

When enabling the StealthChop2 mode the first time using automatic current regulation, the motor must be at standstill in order to allow a proper current regulation. When the drive switches to SpreadCycle at a higher velocity, StealthChop2 logic stores the last current regulation setting until the motor returns to a lower velocity again. This way, the regulation has a known starting point when returning to a lower velocity, where StealthChop2 becomes re-enabled. Therefore, neither the velocity threshold nor the supply voltage must be considerably changed during the phase while the chopper is switched to a different mode because otherwise, the motor might lose steps or the instantaneous current might be too high or too low.

A motor stall or a sudden change in the motor velocity may lead to the driver detecting a short circuit or to a state of automatic current regulation, from which it cannot recover. Clear the error flags and restart the motor from zero velocity to recover from this situation.

Start the motor from standstill when switching on StealthChop2 the first time and keep it stopped for at least 128 chopper periods to allow StealthChop2 to do initial standstill current control.

#### Flags in StealthChop2

As StealthChop2 uses voltage mode driving, status flags based on current measurement respond slower, respectively the driver reacts delayed to sudden changes of back EMF, like on a motor stall.

A motor stall, or abrupt stop of the motion during operation in StealthChop2 can lead to an overcurrent condition. Depending on the previous motor velocity, and on the coil resistance of the motor, it significantly increases motor current for a time of several 10ms. With low velocities, where the back EMF is just a fraction of the supply voltage, there is no danger of triggering the short detection.

Switch the driver stage to the lowest current range (DRV\_CONF.current\_range) supporting your motor. This automatically adapts the overcurrent threshold in three steps and thus reduces peak currents in case of a sudden motor stall.

#### Open Load Flags

In StealthChop2 mode the status information is different compared to the cycle-by-cycle regulated SpreadCycle mode for the flags OLA and OLB.

- If OLA and OLB are not set, this indicates that the current regulation is reaching the nominal current on both coils.
- If constant OLA and OLB flags, this indicates an interrupted motor coil.
- If flickering OLA and OLB, this indicates differences in motor coil resistance exceeding roughly 5%.
- One or both flags are active, if the current regulation did not succeed in scaling up to the full target current within the last few fullsteps (because no motor is attached or a high velocity exceeds the PWM limit).

When there is an open-load situation on one coil, the current regulation can exceed the target current on the other coil up to the overcurrent detection trip point. This is because the current regulation in certain situations, due to measurement restriction, only regulates the current on the coil with higher target current. In critical applications, check for open load in SpreadCycle first.

If desired, do an on-demand open load test using the SpreadCycle chopper as it delivers the safest result. With StealthChop2, *PWM\_SCALE\_SUM* can be checked to detect the correct coil resistance.

#### **PWM\_SCALE\_SUM** Informs about the Motor State

Information about the motor state is available with automatic scaling by reading out *PWM\_SCALE\_SUM*. As this parameter reflects the actual voltage required to drive the target current into the motor, it depends on several factors: motor load, coil resistance, supply voltage, and current setting. Therefore, an evaluation of the *PWM\_SCALE\_SUM* value allows checking the motor operation point. When reaching the limit (1023), the current regulator cannot sustain the full motor current, e.g., due to a permanent or temporary drop in supply voltage.

#### Freewheeling and Passive Braking

StealthChop2 provides different options for motor standstill. These options can be enabled by setting the standstill current *IHOLD* to zero and choosing the desired option using the *FREEWHEEL* setting. The desired option becomes enabled after a time period specified by *TPOWERDOWN* and *IHOLDDELAY*. Current regulation becomes frozen once the motor target current is at zero current in order to ensure a quick startup. With the freewheeling options, both freewheeling and passive braking can be realized. Passive braking is an effective eddy current motor braking, which consumes a minimum

amount of energy because no active current is driven into the coils. However, passive braking allows slow turning of the motor when a continuous torque is applied.

#### Parameters Controlling StealthChop2

The following table contains all parameters related to the StealthChop2 chopper mode.

## Table 12. Parameters Controlling StealthChop2

| PARAMETER          | DESCRIPTION                                                                                                                                                               | SETTING | COMMENT                                                                                                                                      |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| en_pwm_<br>mode    | General enable for use of StealthChop2 (register GCONF).                                                                                                                  | 0       | StealthChop2 disabled.<br>SpreadCycle active.                                                                                                |
|                    | Default = 0                                                                                                                                                               |         | StealthChop2 enabled<br>(depending on velocity<br>thresholds).<br>Enable only while in<br>stand-still and at IHOLD=<br>nominal IRUN current. |
| pwm_meas_sd_enable | Control of current measurement during slow decay phase.<br>Default = 0                                                                                                    | 0       | Current measured during<br>on-phases only. Lower<br>current limit applies.                                                                   |
|                    |                                                                                                                                                                           | 1       | Current measured during<br>slow decay phases<br>additionally to overcome<br>lower current limit.                                             |
| pwm_dis_reg_stst   | This option eliminates any regulation noise during standstill.                                                                                                            | 0       | Current regulation always on.                                                                                                                |
|                    | Default = 0                                                                                                                                                               | 1       | Disable current regulation<br>when motor is in standstill<br>and current is reduced<br>(less than IRUN).                                     |
| TPWMTHRS           | Specifies the upper velocity for operation in StealthChop2. Enter<br>the TSTEP reading (time between two microsteps) when<br>operating at the desired threshold velocity. |         | StealthChop2 is disabled<br>if TSTEP falls under<br>TPWMTHRS                                                                                 |
|                    | Default = 0                                                                                                                                                               |         |                                                                                                                                              |
| PWM_LIM            | Limiting value for limiting the current jerk when switching from<br>SpreadCycle to StealthChop2. Reduce the value to yield a lower<br>current jerk.                       |         | Upper four bits of 8 bit<br>amplitude limit                                                                                                  |
|                    | Default = 12                                                                                                                                                              |         |                                                                                                                                              |
| pwm_<br>autoscale  | Enable automatic current scaling using current measurement. If off, use forward controlled velocity-based mode.                                                           | 0       | Forward controlled mode                                                                                                                      |
| autoscale          | Default = 1                                                                                                                                                               | 1       | Automatic scaling with<br>current regulator                                                                                                  |
| pwm_<br>autograd   | Enable automatic tuning of PWM_GRAD_AUTO                                                                                                                                  | 0       | disable, use PWM_GRAD from register instead                                                                                                  |
|                    | Default = 1                                                                                                                                                               | 1       | enable                                                                                                                                       |
| PWM_FREQ           | PWM frequency selection. Use the lowest setting giving good                                                                                                               | 0       | f <sub>PWM</sub> = 2/1024 f <sub>CLK</sub>                                                                                                   |
|                    | results. The frequency measured at each of the chopper outputs is half of the effective chopper frequency f <sub>PWM</sub> .                                              | 1       | f <sub>PWM</sub> = 2/683 f <sub>CLK</sub>                                                                                                    |
|                    |                                                                                                                                                                           | 2       | f <sub>PWM</sub> = 2/512 f <sub>CLK</sub>                                                                                                    |
|                    | Default = 0                                                                                                                                                               | 3       | f <sub>PWM</sub> = 2/410 f <sub>CLK</sub>                                                                                                    |

## Table 12. Parameters Controlling StealthChop2 (continued)

| PWM_REG                       | User defined PWM amplitude regulation loop P-coefficient. A<br>higher value leads to a higher adaptation speed when<br>pwm_autoscale = 1.<br>Default = 4                  | 1 15        | Results in 0.5 to 7.5 steps<br>for PWM_SCALE_AUTO<br>regulator per fullstep  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------|
| PWM_OFS                       | User defined PWM amplitude (offset) for velocity-based scaling<br>and initialization value for automatic tuning of<br>PWM_OFFS_AUTO.<br>Default = 0x1D                    | 0 255       | PWM_OFS = 0 disables<br>linear current scaling<br>based on current setting   |
| PWM_GRAD                      | User defined PWM amplitude (gradient) for velocity-based<br>scaling and initialization value for automatic tuning of<br>PWM_GRAD_AUTO.<br>Default = 0                     | 0 255       |                                                                              |
| PWM_SCALE_SUM                 | Actual PWM scaling as determined by the actual settings. This value is shown in higher precision (10 Bit) compared to 8 bit for PWM_GRAD/OFS_AUTO values.<br>Default = 0  | 0 1023      |                                                                              |
| FREEWHEEL                     | Standstill option when motor current setting is zero (I_HOLD = 0). Only available with StealthChop2 enabled. The freewheeling                                             | 0           | Normal operation                                                             |
|                               |                                                                                                                                                                           | 1           | Freewheeling                                                                 |
|                               | option makes the motor easily movable, while both coil short options realize a passive brake.                                                                             | 2           | Coil short via LS drivers                                                    |
|                               | Default = 0                                                                                                                                                               | 3           | Coil short via HS drivers                                                    |
| PWM_SCALE<br>_AUTO            | Read back of the actual StealthChop2 voltage PWM scaling<br>correction as determined by the current regulator. Shall regulate<br>close to 0 during tuning.<br>Default = 0 | -255<br>255 | (read-only) Scaling value<br>becomes frozen when<br>operating in SpreadCycle |
| PWM_GRAD_AUTO<br>PWM_OFS_AUTO | Allow monitoring of the automatic tuning and determination of initial values for PWM_OFS and PWM_GRAD.                                                                    | 0 255       | (read-only)                                                                  |
| TOFF                          | General enable for the motor driver, the actual value does not                                                                                                            | 0           | Driver off                                                                   |
|                               | influence StealthChop2<br>Default = 0                                                                                                                                     | 1 15        | Driver enabled                                                               |
| TBL                           | Comparator blank time. Choose a setting of 1 or 2 for typical                                                                                                             | 0           | 16 t <sub>CLK</sub>                                                          |
|                               | applications. For higher capacitive loads, 3 may be required.                                                                                                             | 1           | 24 t <sub>CLK</sub>                                                          |
|                               | Lower settings allow StealthChop2 to regulate down to lower coil current values.                                                                                          | 2           | 36 t <sub>CLK</sub>                                                          |
|                               | Default = 2                                                                                                                                                               | 3           | 54 t <sub>CLK</sub>                                                          |

## SpreadCycle and Classic Chopper

While StealthChop2 is a voltage mode PWM controlled chopper, SpreadCycle is a cycle-by-cycle current control. Therefore, it can react extremely fast to changes in motor velocity or motor load. The currents through both motor coils are controlled using choppers. The choppers work independently of each other. In the following figure, the different chopper phases are shown.



Figure 16. Typical Chopper Decay Phases

Although the current could be regulated using only on phases and fast decay phases, insertion of the slow decay phase is important to reduce electrical losses and current ripple in the motor. The duration of the slow decay phase is specified in a control parameter and sets an upper limit on the chopper frequency. The current comparator measures coil current during phases when the current flows through exactly one lowside transistor, but not during the slow decay phase. The slow decay phase is terminated by a timer. The on phase is terminated by the comparator when the current through the coil reaches the target current. The fast decay phase may be terminated by either the comparator or another timer.

When the coil current is switched, spikes in the  $R_{DS(ON)}$ -based current measurement occur due to charging and discharging parasitic capacitance. During this time, typically one or two microseconds, the current cannot be measured. Blanking is the time when the input to the comparator is masked to block these spikes.

There are two cycle-by-cycle chopper modes available: a new high-performance chopper algorithm called SpreadCycle and a proven constant off-time chopper mode. The constant off-time mode cycles through three phases: on, fast decay, and slow decay. The SpreadCycle mode cycles through four phases: on, slow decay, fast decay, and a second slow decay.

The chopper frequency is an important parameter for a chopped motor driver. A too low frequency might generate audible noise. A higher frequency reduces current ripple in the motor, but with a too high frequency magnetic losses may rise. Also power dissipation in the driver rises with increasing frequency due to the increased influence of switching slopes causing dynamic dissipation. Therefore, a compromise needs to be found. Most motors are optimally working in a frequency range of 25kHz to 40kHz. The chopper frequency is influenced by a number of parameter settings as well as by the motor inductivity and supply voltage.

**Hint**: A chopper frequency in the range of 25kHz to 40kHz gives a good result for most motors when using SpreadCycle. A higher frequency leads to increased switching losses.

# Table 13. Parameters Controlling SpreadCycle and Classic Constant Off Time Chopper

| PARAMETER DESCRIPTION | SETTING | COMMENT |
|-----------------------|---------|---------|
|-----------------------|---------|---------|

# Table 13. Parameters Controlling SpreadCycle and Classic Constant Off Time Chopper (continued)

| TOFF | Sets the slow decay time (off time). This setting also limits the maximum                                                                                                                                                                                                                                                                                  | 0   | chopper off                                                                                                                      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------|
|      | <ul> <li>chopper frequency.</li> <li>For operation with StealthChop2, this parameter is not used, but it is required to enable the motor. In case of operation with StealthChop2 only, any setting is OK.</li> <li>Setting this parameter to zero completely disables all driver transistors and the motor can free-wheel.</li> <li>Default = 0</li> </ul> | 115 | off time setting N <sub>CLK</sub> = 24<br>+ 32 x <i>TOFF</i><br>(1 works with minimum<br>blank time of 24 clocks)                |
| TBL  | Selects the comparator <i>blank time</i> . This time needs to safely cover the switching event and the duration of the ringing. For most applications, a setting of 1 or 2 is good. For highly capacitive loads, e.g., when filter networks are used, a setting of 2 or 3 is required.                                                                     | 0   | 16 t <sub>CLK</sub><br>Restriction: Use this<br>setting only in<br>combination with external<br>clock oscillator <=8MHz          |
|      | Default = 2                                                                                                                                                                                                                                                                                                                                                | 1   | 24 t <sub>CLK</sub><br>Restriction: May be used<br>with internal clock, or if<br>external clock frequency<br><=13MHz is applied. |
|      |                                                                                                                                                                                                                                                                                                                                                            |     | 36 t <sub>CLK</sub>                                                                                                              |
|      |                                                                                                                                                                                                                                                                                                                                                            | 3   | 54 t <sub>CLK</sub>                                                                                                              |
| chm  | Selection of the chopper mode                                                                                                                                                                                                                                                                                                                              | 0   | SpreadCycle                                                                                                                      |
|      | Default = 0                                                                                                                                                                                                                                                                                                                                                | 1   | classic const. off time                                                                                                          |

#### SpreadCycle Chopper

The SpreadCycle (patented) chopper algorithm is a precise and simple to use chopper mode which automatically determines the optimum length for the fast-decay phase. The SpreadCycle provides superior microstepping quality even with default settings. Several parameters are available to optimize the chopper to the application.

Each chopper cycle comprises an on phase, a slow decay phase, a fast decay phase and a second slow decay phase. The two slow decay phases and the two blank times per chopper cycle put an upper limit to the chopper frequency. The slow decay phases typically make up for about 30%–70% of the chopper cycle in standstill and are important for low motor and driver power dissipation.

Example calculation of a starting value for the slow decay time TOFF:

- Target Chopper frequency: 25kHz
  - t<sub>OFF</sub> = 1 / 25kHz × 50 / 100 × 1 / 2 = 10 μ s
  - Assumption: Two slow decay cycles make up for 50% of overall chopper cycle time.
- For the *TOFF* setting this means: TOFF =  $(t_{OFF} \times f_{CLK} 12)/32$
- With 12MHz clock this results in TOFF = 3.4, which would require a setting of TOFF = 3 or 4
- With 16MHz clock this results in TOFF = 4.6, which would require a setting of TOFF = 4 or 5

Hint: Highest motor velocities sometimes benefit from setting TOFF to 1 or 2 and a short TBL setting.

The hysteresis start setting forces the driver to introduce a minimum amount of current ripple into the motor coils. The current ripple must be higher than the current ripple which is caused by resistive losses in the motor in order to give best microstepping results. This allows the chopper to precisely regulate the current for both rising and falling target current. The time required to introduce the current ripple into the motor coil also reduces the chopper frequency. Therefore, a higher hysteresis setting leads to a lower chopper frequency. The motor inductance limits the ability of the chopper to follow a changing motor current. Further the duration of the on phase and the fast decay must be longer than the blanking

time, because the current comparator is disabled during blanking.

It is easiest to find the best setting by starting from a low hysteresis setting (e.g., *HSTRT* = 0, *HEND* = 0) and increasing *HSTRT*, until the motor runs smoothly at low velocity settings. This can best be checked when measuring the motor current with a current probe. Checking the sine wave shape near the zero transition shows a small ledge between both half waves in case the hysteresis setting is too small. At medium velocities (e.g., 100 fullsteps to 400 fullsteps per second), a too low hysteresis setting leads to increased humming and vibration of the motor. A too high hysteresis setting leads to reduced chopper frequency and increased chopper noise but does not yield any benefit for the wave shape.

As experiments show, the setting is quite independent of the motor because higher current motors typically also have a lower coil resistance. Therefore, choosing a low to medium default value for the hysteresis (for example, effective hysteresis = 4) normally fits most applications. The setting can be optimized by experimenting with the motor: A too low setting results in reduced microstep accuracy, while a too high setting leads to more chopper noise and motor power dissipation. When the fast decay time becomes slightly longer than the blanking time, the setting is optimum. You can reduce the off-time setting if this is hard to reach.

The hysteresis principle could in some cases lead to the chopper frequency becoming too low, e.g., when the coil resistance is high when compared to the supply voltage. This is avoided by splitting the hysteresis setting into a start setting (*HSTRT* + *HEND*) and an end setting (*HEND*). An automatic hysteresis decrementer (HDEC) interpolates between both settings, by decrementing the hysteresis value stepwise each 16 system clocks. At the beginning of each chopper cycle, the hysteresis begins with a value which is the sum of the start and the end values (*HSTRT* + *HEND*), and decrements during the cycle, until either the chopper cycle ends or the hysteresis end value (*HEND*) is reached. This way, the chopper frequency is stabilized at high amplitudes and low supply voltage situations, if the frequency gets too low. This avoids the frequency from reaching the audible range.



Figure 17. SpreadCycle Chopper Scheme Showing Coil Current during a Chopper Cycle

## Table 14. SpreadCycle Mode Parameters

| PARAMETER | DESCRIPTION                                                                                                                                                                                                               | SETTING | COMMENT                                         |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------|
| HSTRT     | <i>Hysteresis start</i> setting. This value is an offset from the hysteresis end value <i>HEND</i> .<br>Default = 5                                                                                                       | 07      | HSTRT =<br>18<br>This value<br>adds to<br>HEND. |
| HEND      | <i>Hysteresis end</i> setting. Sets the hysteresis end value after a number of decrements. The sum $HSTRT + HEND$ must be $\leq 16$ . At a current setting of max. 30 (amplitude reduced to 240), the sum is not limited. | 02      | -31:<br>negative<br>HEND                        |
|           | Default = 2                                                                                                                                                                                                               | 3       | 0: zero<br>HEND                                 |

## Table 14. SpreadCycle Mode Parameters (continued)

|   | 415 | 112:             |
|---|-----|------------------|
|   |     | positive<br>HEND |
| 1 |     |                  |

Even at HSTRT = 0 and HEND = 0, the TMC2240 sets a minimum hysteresis via analog circuitry.

Example:

A hysteresis of 4 has been chosen. You might decide to not use hysteresis decrement. In this case set:

| <i>HEND</i> = 6 | (sets an effective end value of $6 - 3 = 3$ ) |  |
|-----------------|-----------------------------------------------|--|
|                 |                                               |  |

HSTRT = 0 (sets minimum hysteresis, e.g., 1: 3 + 1 = 4)

In order to take advantage of the variable hysteresis, we can set most of the value to the HSTRT, e.g., 4, and the remaining 1 to hysteresis end. The resulting configuration register values are as follows:

HEND = 0 (sets an effective end value of -3)

*HSTRT* = 6 (sets an effective start value of hysteresis end +7: 7 - 3 = 4)

### **Classic Constant Off-Time Chopper**

The classic constant off-time chopper is an alternative to SpreadCycle. Perfectly tuned, it also gives good results. In combination with RDSon current sensing without external sense resistors, this chopper mode can bring a benefit with regard to audible high-pitch chopper noise.

The classic constant off-time chopper uses a fixed-time fast decay following each on phase. While the duration of the on phase is determined by the chopper comparator, the fast decay time needs to be long enough for the driver to follow the falling slope of the sine wave, but it should not be so long that it causes excess motor current ripple and power dissipation. This can be tuned using an oscilloscope or evaluating motor smoothness at different velocities. A good starting value is a fast decay time setting similar to the slow decay time setting.



Figure 18. Classic Constant Off-Time Chopper with Offset Showing Coil Current

After tuning the fast decay time, the offset should be tuned for a smooth zero crossing. This is necessary because the fast decay phase makes the absolute value of the motor current lower than the target current (see figures below). If the zero offset is too low, the motor stands still for a short moment during current zero crossing. If it is set too high, it makes a larger microstep. Typically, a positive offset setting is required for smoothest operation.



Figure 19. Zero Crossing with Classic Chopper and Correction Using Sine Wave Offset

## Table 15. Parameters Controlling Constant Off-Time Chopper Mode

| PARAMETER          | DESCRIPTION                                                                                                                                                                                                                                             | SETTING | COMMENT                                                    |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|
| TFD                |                                                                                                                                                                                                                                                         |         | slow decay only                                            |
| (fd3 and<br>HSTRT) | for each chopper cycle.                                                                                                                                                                                                                                 | 115     | duration of fast decay phase                               |
| OFFSET<br>(HEND)   |                                                                                                                                                                                                                                                         |         | negative offset:<br>-31                                    |
|                    |                                                                                                                                                                                                                                                         | 3       | no offset: 0                                               |
|                    |                                                                                                                                                                                                                                                         | 415     | positive offset<br>112                                     |
| disfdcc            | Selects usage of the <i>current comparator</i> for termination of the <i>fast decay</i> cycle. If current comparator is enabled, it terminates the fast decay cycle in case the current reaches a higher negative value than the actual positive value. | 0       | Enable<br>comparator<br>termination of<br>fast decay cycle |
|                    |                                                                                                                                                                                                                                                         | 1       | end by time only                                           |

#### **Integrated Current Sense**

Non-dissipative current sensing is integrated in the TMC2240 (ICS). This feature eliminates the bulky external power resistors, which are normally required with external current sensing. The ICS results in a dramatic space and power saving compared with mainstream applications based on the external sense resistor. For optimum performance, the ICS individually measures R<sub>DS(ON)</sub> for each of the power MOSFETs taking into account individual MOSFET temperature to yield the best results.

#### Setting the Motor Current

The TMC2240 allows to set the motor phase current. The parameters given in the table below allow to adapt the current scaling as well as the current ramp up and ramp down.

## Table 16. Parameters Controlling the Motor Current

| PARAMETER | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      | SETTING | COMMENT                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------|
| IRUN      | Current scale when motor is running. Scales coil current values as taken from the internal sine wave table. For high precision motor operation, work with a current scaling factor in the range 16 to 31, because scaling down the current values reduces the effective microstep resolution by making microsteps coarser. This setting also controls the maximum current value set by CoolStep.<br>Default = 31 | 031     | scaling factor<br>1/32, 2/32,<br>32/32 |

## Table 16. Parameters Controlling the Motor Current (continued)

| IHOLD      | Identical to IRUN, but for motor in standstill.<br>Lower values <16 are OK with IHOLD in comparison to IRUN.<br>Default = 8                                                                                                                                                                              |     |                                                                                       |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------|
| IHOLDDELAY | Allows smooth current reduction from run current to hold current. IHOLDDELAY controls the number of clock cycles for motor power down after TZEROWAIT in increments of 2 <sup>18</sup> clocks: 0 = instant power down, 115: Current reduction delay per                                                  |     | instant power<br>down to<br>IHOLD                                                     |
|            | current step in multiple of $2^{18}$ clocks.<br>Example: When using IRUN = 31 and IHOLD = 16, 15 current steps are required for hold current reduction. A IHOLDDELAY setting of 4 thus results in a power down time of 4 x 15 x $2^{18}$ clock cycles, e.g., roughly one second at 16MHz.<br>Default = 1 | 115 | 1 x 2 <sup>18</sup> 15<br>x 2 <sup>18</sup><br>clocks per<br>current<br>decrement     |
| IRUNDELAY  | Controls the number of clock cycles for motor power up after start is detected.                                                                                                                                                                                                                          | 0   | instant power<br>up to IRUN                                                           |
|            | Allows smooth current increment upon start of a motion from hold current (IHOLD) to<br>run current (IRUN). While a quick power-up is important to establish full motor torque,<br>a small delay time helps to reduce acoustic noise and avoids a jump on the power<br>supply current.<br>Default = 4     | 115 | Delay per<br>current<br>increment step<br>in multiple of<br>IRUNDELAY x<br>512 clocks |

#### Setting the Full-Scale Current Range

The full scale current  $I_{FS}$  is a peak current setting.

The full-scale current is selected with an external reference resistor and 2 bits in the DRV\_CONF register.

A standard low-power resistor with 1% accuracy is sufficient.

Three different full-scale current ranges can be configured to adapt to different motor sizes and applications.

This is needed to benefit from a best possible current control resolution.

Therefore, connect a resistor from I<sub>REF</sub> to GND to set the full-scale chopping current I<sub>FS</sub>.

Bits 1..0 in DRV\_CONF register define the typical ON resistance of the driver stage and further control the full-scale range based on the external resistor.

The equation below shows the full-scale current  $I_{FS}$  as a function of the  $R_{REF}$  resistor connected to pin  $I_{REF}$  and the DRV\_CONF register bit setting.

The proportionality constant K<sub>IFS</sub> depends on the selected full-scale range setting (DRV\_CONF register bits 1..0). The external resistor  $R_{REF}$  can range between 12k $\Omega$  and 60k $\Omega$ .

 $I_{\text{FS}} = K_{\text{IFS}}(\text{KV}) / R_{\text{REF}}(k\Omega)$ 

## Table 17. I<sub>FS</sub> Full-Scale Peak Range Settings (Example for $R_{REF} = 12k\Omega$ )

| REGISTER<br>CONFIG<br>DRV_CONF bits<br>10 | K <sub>IFS</sub><br>(A x<br>kΩ) | MAX. FS SETTING<br>(PEAK) | TYPICAL<br>R <sub>DS(ON)</sub><br>(HS + LS) | NOTES                                                                                                |
|-------------------------------------------|---------------------------------|---------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|
| 11                                        | 36                              | 3A                        | 0.23Ω                                       | Optimized efficiency and extended operating range up to 3A <sub>FS.</sub>                            |
| 10                                        | 36                              | ЗА                        | 0.23Ω                                       | Optimized efficiency and extended operating range up to 3A <sub>FS.</sub>                            |
| 01                                        | 24                              | 2A                        | 0.27Ω                                       | Reduced operating range up to 2A <sub>FS</sub> .<br>When high accuracy at lower current is required. |

## Table 17. I<sub>FS</sub> Full-Scale Peak Range Settings (Example for $R_{REF} = 12k\Omega$ ) (continued)

|  | 00 (default) | 11.75 | 1A | 0.40Ω | Reduced operating range up to 1A <sub>FS</sub> .<br>When high accuracy at low current is required. |
|--|--------------|-------|----|-------|----------------------------------------------------------------------------------------------------|
|--|--------------|-------|----|-------|----------------------------------------------------------------------------------------------------|

The following table is a matrix of different reference resistor values (at pin IREF) versus the different pin configurations for the full-scale current. The resulting maximum RMS current is given in each cell.

# Table 18. I<sub>FS</sub> Full-Scale RMS Current in Ampere (A RMS) Based on DRV\_CONF Bits 1..0 Setting and Different R<sub>REF</sub>

|                       | MAX FULL SCALE CURRENT (A RMS) BASED ON DRV_CONF BITS 10 SETTING AND K <sub>IFS</sub> (A x k $\Omega$ ) |                       |                       |                          |
|-----------------------|---------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|--------------------------|
| R <sub>REF</sub> (kΩ) | DRV_CONF BITS 10 = 11                                                                                   | DRV_CONF BITS 10 = 10 | DRV_CONF BITS 10 = 01 | DRV_CONF BITS 10 = 00    |
|                       | K <sub>IFS</sub> = 36                                                                                   | K <sub>IFS</sub> = 36 | K <sub>IFS</sub> = 24 | K <sub>IFS</sub> = 11.75 |
| 12                    | 2,12                                                                                                    | 2,12                  | 1,41                  | 0,69                     |
| 15                    | 1,70                                                                                                    | 1,70                  | 1,13                  | 0,55                     |
| 16                    | 1,59                                                                                                    | 1,59                  | 1,06                  | 0,52                     |
| 18                    | 1,41                                                                                                    | 1,41                  | 0,94                  | 0,46                     |
| 22                    | 1,16                                                                                                    | 1,16                  | 0,77                  | 0,38                     |
| 24                    | 1,06                                                                                                    | 1,06                  | 0,71                  | 0,35                     |
| 27                    | 0,94                                                                                                    | 0,94                  | 0,63                  | 0,31                     |
| 33                    | 0,77                                                                                                    | 0,77                  | 0,51                  | 0,25                     |
| 39                    | 0,65                                                                                                    | 0,65                  | 0,44                  | 0,21                     |
| 47                    | 0,54                                                                                                    | 0,54                  | 0,36                  | 0,18                     |
| 48                    | 0,53                                                                                                    | 0,53                  | 0,35                  | 0,17                     |
| 56                    | 0,45                                                                                                    | 0,45                  | 0,30                  | 0,15                     |

#### Velocity-Based Mode Control

The TMC2240 allows the configuration of different chopper modes and modes of operation for optimum motor control. Depending on the motor load, the different modes can be optimized for lowest noise & high precision, highest dynamics, or maximum torque at highest velocity. Some of the features like CoolStep or StallGuard2 are useful in a limited velocity range. A number of velocity thresholds allow combining the different modes of operation within an application requiring a wide velocity range.



Figure 20. Choice of Velocity-Dependent Modes

The figure shows all available thresholds and the required ordering. VPWMTHRS, VHIGH, and VCOOLTHRS are determined by the settings *TPWMTHRS*, *THIGH*, and *TCOOLTHRS*. The velocity is described by the time interval *TSTEP* between each two step pulses. This allows determination of the velocity when an external step source is used. *TSTEP* always becomes normalized to 256 microsteps. This way, the thresholds do not have to be adapted when the microstep resolution is changed. The thresholds represent the same motor velocity, independent of the microstep settings. *TSTEP* becomes compared to these threshold values. A hysteresis of 1/16 *TSTEP* resp. 1/32 *TSTEP* is applied to avoid continuous toggling of the comparison results when a jitter in the *TSTEP* measurement occurs. The upper switching velocity is higher by 1/16, resp. 1/32 of the value set as threshold. The motor current can be programmed to a run and a hold level, dependent on the standstill flag *stst*.

Using automatic velocity thresholds allows tuning the application for different velocity ranges. Features like CoolStep will integrate completely transparently in your setup. This way, once parameterized, they do not require any activation or deactivation via software.

## Table 19. Velocity-Based Mode Control Parameters

| PARAMETER      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SETTING      | COMMENT                                                                                                                                    |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| stst           | Indicates motor standstill in each operation mode. Time is 2^20 clocks after the last step pulse.                                                                                                                                                                                                                                                                                                                                                                                                       | 0/1          | Status bit, read only                                                                                                                      |
| TPOWER<br>DOWN | This is the delay time after standstill ( <i>stst</i> ) of the motor to motor current power down. Time range is about 0 to 4 seconds. Setting 0 is no delay, 1 a one clock cycle delay. Further increment is in discrete steps of $2^{18}$ clock cycles.                                                                                                                                                                                                                                                | 0255         | Time in multiples of 2^18<br><sup>t</sup> CLK                                                                                              |
| TSTEP          | Actual measured time between two 1/256 microsteps derived from the step input frequency in units of 1/fCLK. Measured value is (2^20)-1 in case of overflow or standstill.                                                                                                                                                                                                                                                                                                                               | 0<br>1048575 | Status register, read only. Actual measured step time in multiple of $t_{CLK}$                                                             |
| TPWMTHRS       | TSTEP ≥ TPWMTHRS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0            | Setting to control the upper                                                                                                               |
|                | StealthChop2 PWM mode is enabled, if configured                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1048575      | velocity threshold for<br>operation in StealthChop2                                                                                        |
| TCOOLTHRS      | $TCOOLTHRS \ge TSTEP \ge THIGH$ :                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0            | Setting to control the lower                                                                                                               |
|                | <ul> <li>CoolStep is enabled, if configured</li> <li>StealthChop2 voltage PWM mode is disabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                               | 1048575      | velocity threshold for<br>operation with CoolStep and<br>StallGuard2                                                                       |
|                | TCOOLTHRS ≥ TSTEP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                                                                                                                                            |
|                | Stall output signal is enabled, if configured                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |                                                                                                                                            |
| THIGH          | <ul> <li>TSTEP ≤ THIGH:</li> <li>CoolStep is disabled (motor runs with normal current scale)</li> <li>StealthChop2 voltage PWM mode is disabled</li> <li>If <i>vhighchm</i> is set, the chopper switches to <i>chm</i> = 1 with <i>TFD</i> = 0 (constant off time with slow decay, only).</li> <li>chopper sync is switched off (SYNC = 0)</li> <li>If <i>vhighfs</i> is set, the motor operates in fullstep mode and the stall detection becomes switched over to fullstep stall detection.</li> </ul> | 0<br>1048575 | Setting to control the upper<br>threshold for operation with<br>CoolStep and StallGuard2 as<br>well as optional high velocity<br>step mode |
| small_         | Hysteresis for step frequency comparison based on TSTEP (lower                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0            | Hysteresis is 1/16                                                                                                                         |
| hysteresis     | velocity threshold) and ( <i>TSTEP x</i> 15/16) - 1, respectively ( <i>TSTEP x</i> 31/32) - 1 (upper velocity threshold)                                                                                                                                                                                                                                                                                                                                                                                | 1            | Hysteresis is 1/32                                                                                                                         |
| vhighfs        | This bit enables switching to fullstep, when VHIGH is exceeded.                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0            | No switch to fullstep                                                                                                                      |
|                | Switching takes place only at 45° position. The fullstep target current uses the current value from the microstep table at the 45° position.                                                                                                                                                                                                                                                                                                                                                            | 1            | Fullstep at high velocities                                                                                                                |
| vhighchm       | This bit enables switching to <i>chm</i> = 1 and <i>fd</i> = 0, when <i>VHIGH</i> is                                                                                                                                                                                                                                                                                                                                                                                                                    | 0            | No change of chopper mode                                                                                                                  |
|                | exceeded. This way, a higher velocity can be achieved. Can be combined with <i>vhighfs</i> = 1. If set, the <i>TOFF</i> setting automatically becomes doubled during high velocity operation in order to avoid doubling of the chopper frequency.                                                                                                                                                                                                                                                       | 1            | Classic const. Toff chopper<br>at high velocities                                                                                          |
| en_pwm_        | StealthChop2 voltage PWM enable flag (depending on velocity                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0            | No StealthChop2                                                                                                                            |
| mode           | thresholds). Switch from off to on state while in standstill, only.                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1            | StealthChop2 below<br>VPWMTHRS                                                                                                             |

## StallGuard2 Load Measurement

To fit different motor control schemes, the TMC2240 offers two types of StallGuard sensorless load detection schemes, covering the two basic chopper modes. StallGuard2 works in SpreadCycle operation, while StallGuard4 is optimized for StealthChop2 operation.

StallGuard2 provides an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as CoolStep load-adaptive current reduction. The StallGuard2 measurement value changes linearly over a wide range of load, velocity, and current settings. As the load on the motor increases, the StallGuard Value (SG\_RESULT) decreases. Tuning is required in order to properly detect stalls. Set the

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

StallGuard threshold (SGTHRS) such that SG\_RESULT reaches 0 (or near to 0) when the motor becomes overloaded/ stalls.

Hint: In order to use StallGuard2 and CoolStep, the StallGuard2 sensitivity should first be tuned using the SGT setting!



Figure 21. Function Principle of StallGuard2

## Table 20. StallGuard2-Related Parameters

| PARAMETER      | DESCRIPTION                                                                                                                                                                                                                                                                                                                         | SETTING | COMMENT               |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|
| SGT            | SGT This signed value controls the StallGuard2 threshold level for stall detection and sets the optimum measurement range for readout. A lower value gives a higher sensitivity. Zero is the starting value working with most motors. A higher value makes StallGuard2 less sensitive and requires more torque to indicate a stall. |         | indifferent<br>value  |
|                |                                                                                                                                                                                                                                                                                                                                     |         | less<br>sensitivity   |
|                |                                                                                                                                                                                                                                                                                                                                     | -164    | higher<br>sensitivity |
| sfilt          | Enables the StallGuard2 filter for more precision of the measurement. If set, reduces the measurement frequency to one measurement per electrical period of the motor (4                                                                                                                                                            | 0       | standard<br>mode      |
|                | fullsteps).                                                                                                                                                                                                                                                                                                                         |         | filtered<br>mode      |
| STATUS<br>WORD | DESCRIPTION                                                                                                                                                                                                                                                                                                                         | RANGE   | COMMENT               |

## Table 20. StallGuard2-Related Parameters (continued)

| SG_RESULT | This is the StallGuard2 result. A higher reading indicates less mechanical load. A lower reading indicates a higher load and thus a higher load angle. Tune the SGT setting to show a SG_RESULT reading of roughly 0 to 100 at maximum load before motor stall. | 01023 | 0: highest<br>load<br>low value:<br>high load<br>high value:<br>less load |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------|
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------|

#### StallGuard2 Update Rate and Filter

The StallGuard2 measurement value *SG\_RESULT* is updated with each fullstep of the motor. This is enough to safely detect a stall because a stall always means the loss of four fullsteps. In a practical application, especially when using CoolStep, a more precise measurement might be more important than an update for each fullstep because the mechanical load never changes instantaneously from one step to the next. For these applications, the *sfilt* bit enables a filtering function over four load measurements. The filter should always be enabled when high-precision measurement is required. It compensates for variations in motor construction, for example due to misalignment of the phase A to phase B magnets. The filter should be disabled when rapid response to increasing load is required and for best results of sensorless homing using StallGuard.

#### **Detecting a Motor Stall**

For best stall detection, work without StallGuard2 filtering (*sfilt* = 0). To safely detect a motor stall the stall threshold must be determined using a specific *SGT* setting. Therefore, the maximum load needs to be determined, which the motor can drive without stalling. At the same time, monitor the *SG\_RESULT* value at this load, e.g., some value within the range 0 to 100. The stall threshold should be a value safely within the operating limits, to allow for parameter stray. The response at an *SGT* setting at or near 0 gives some idea on the quality of the signal: Check the *SG\_RESULT* value without load and with maximum load. They should show a difference of at least 100 or a few 100, which shall be largely compared to the offset. If you set the *SGT* value in a way, that a reading of 0 occurs at maximum motor load, the stall can be automatically detected to issue a motor stop. In the moment of the step resulting in a step loss, the lowest reading is visible. After the step loss, the motor vibrates and shows a higher *SG\_RESULT* reading.

#### Homing with StallGuard2

The homing of a linear drive requires moving the motor into the direction of a hard stop. As StallGuard2 needs a certain velocity to work (as set by TCOOLTHRS), make sure that the start point is far enough away from the hard stop to provide the distance required for the acceleration phase. After setting up SGT, start a motion into the direction of the hard stop and configure *diag0\_stall* or *diag1\_stall* to indicate the stall condition to the external controller using one of the diagnostic outputs. Once a stall is detected, the controller stops the motor. The stop condition also is indicated by the flag STALLGUARD in DRV\_STATUS.

#### Limits of StallGuard2 Operation

StallGuard2 does not operate reliably at extreme motor velocities: Very low motor velocities (for many motors, less than 1Rps) generate a low back EMF and make the measurement unstable and dependent on environment conditions (temperature, etc.). The automatic tuning procedure described earlier compensates for this. Other conditions also lead to extreme settings of *SGT* and poor response of the measurement value *SG\_RESULT* to the motor load.

Very high motor velocities, in which the full sinusoidal current is not driven into the motor coils also leads to poor response. These velocities are typically characterized by the motor back EMF reaching the supply voltage.

#### StallGuard4 Load Measurement

StallGuard4 is optimized for operation with StealthChop2 while its predecessor StallGuard2 works with SpreadCycle.

Anyhow, the function is similar: Both deliver a load value, going from a high value at low load, to a low value at high load.

While StallGuard2 becomes tuned to show a "0"-reading for stall detection, StallGuard4 uses a comparison-value to trigger stall detection, rather than shifting the measurement result by applying an offset.

StallGuard4 provides an accurate measurement of the load on the motor and can be used for stall detection, load estimation as well as CoolStep load-adaptive current reduction. The StallGuard4 measurement value changes linearly

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

over a wide range of load, velocity, and current settings, as shown in the next figure. When approaching maximum motor load, the value goes down to a motor-specific lower value. This corresponds to a load angle of 90° between the magnetic field of the coils and magnets in the rotor. This also is the most energy-efficient point of operation for the motor.

In order to use StallGuard4, check the sensitivity of the motor at border conditions.



Figure 22. StallGuard4 Mode of Operation

## Table 21. StallGuard4-Related Parameters

| PARAMETER      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        | SETTING | COMMENT                                                                                                                       |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| SG4_THRS       | This value controls the StallGuard4 threshold level for stall detection. It compensates for motor-specific characteristics and controls sensitivity. A higher value gives a higher sensitivity. A higher value makes StallGuard4 more sensitive and requires less torque to indicate a stall.  DESCRIPTION                                                                                                                                         |         | This value is<br>compared to<br>SG4_RESULT. The<br>stall output<br>becomes active if<br>SG4_RESULT falls<br>below this value. |
| STATUS<br>WORD | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        | RANGE   | COMMENT                                                                                                                       |
| SG4_RESULT     | This is the <i>StallGuard4 result</i> . A higher reading indicates less mechanical load. A lower reading indicates a higher load and thus a higher load angle. This value becomes generated independent of the enabling conditions like the actual chopper mode and velocity thresholds like <i>VCOOLTHRS</i> . The result is calculated from <i>SG4_IND_x</i> measurements, adding one bit for higher precision and similar range as StallGuard2. | 0510    | Low value: highest<br>load<br>High value: low/no<br>load                                                                      |

## Table 21. StallGuard4-Related Parameters (continued)

| SG4_IND_3<br>SG4_IND_2<br>SG4_IND_1<br>SG4_IND_0 | Individual measurements for motor phase A falling ( $SG4\_IND\_0$ ) / rising ( $SG4\_IND\_1$ ) transition resp. phase B falling ( $SG4\_IND\_2$ )/rising ( $SG4\_IND\_3$ ) transition. Individual measurements are available in filtered mode, only ( $sg4\_filt\_en = 1$ ). $SG4\_IND\_0$ covers all cases in unfiltered mode ( $sg4\_filt\_en = 0$ )                      | 0255   | Low value: highest<br>load<br>High value: low/no<br>load                                          |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------|
| sg4_filt_en                                      | 0: Unfiltered operation, SG4_RESULT<br>updates with each fullstep<br>1: Filtered operation, SG4_IND_03 available, SG4_RESULT gives the<br>average of last four SG4_IND_x measurements                                                                                                                                                                                       | 0<br>1 | 0: filter off<br>1: filtered operation,<br><i>SG4_IND</i> values<br>available                     |
| sg_angle_offset                                  | This flag enables optimized switching between StealthChop2 and SpreadCycle, by using the <i>SG4_RESULT</i> to determine the phase lag in StealthChop2 and compensate for the phase jump when switching from voltage-controlled to current-controlled operation in SpreadCycle. The phase offset becomes stored and is subtracted again when switching back to StealthChop2. | 0<br>1 | 0: No angle<br>correction<br>1: Optimized<br>switching between<br>StealthChop2 and<br>SpreadCycle |

#### Tuning StallGuard4

The StallGuard4 value *SG4\_RESULT* is affected by motor-specific characteristics and application-specific demands on load, coil current, and velocity. Therefore, the easiest way to tune the StallGuard4 threshold *SG4\_THRS* for a specific motor type and operating conditions is interactive tuning in the actual application.

The initial procedure for tuning StallGuard SG4\_THRS is as follows:

- 1. Operate the motor at the normal operation velocity for your application and monitor SG4\_RESULT.
- 2. Apply slowly increasing mechanical load to the motor. Check the lowest value of SG4\_RESULT before the motor stalls. Use this value as starting value for SG4\_THRS (apply half of the value).
- 3. Now, monitor the StallGuard output signal via DIAG output (also set *TCOOLTHRS* to match the lower velocity limit for operation) and stop the motor when a pulse is seen on the respective output. Make sure, that the motor is safely stopped whenever it is stalled. Increase *SG4\_THRS* if the motor becomes stopped before a stall occurs.
- 4. The optimum setting is reached when a stall is safely detected and leads to a pulse at DIAG in the moment where the stall occurs. *SG4\_THRS* in most cases can be tuned for a certain motion velocity or a velocity range. Make sure, that the setting works reliable in a certain range (e.g., 80% to 120% of desired velocity) and also under extreme motor conditions (lowest and highest applicable temperature).

DIAG is pulsed by StallGuard, when SG4\_RESULT falls below SG4\_THRS. It is only enabled in StealthChop2 mode, and when TCOOLTHRS  $\geq$  TSTEP > TPWMTHRS.

The external motion controller should react to a single pulse by stopping the motor if desired. Set *TCOOLTHRS* to match the lower velocity threshold where StallGuard delivers a good result.

SG4\_RESULT measurement has a high resolution, and there are a few ways to enhance its accuracy, as described in the following sections.

#### StallGuard4 Update Rate

The StallGuard4 measurement value *SG4\_RESULT* is updated with each fullstep of the motor. This is enough to safely detect a stall because a stall always means the loss of four fullsteps.

StallGuard4 provides two options for measurement:

1. *sg4\_filt\_en* = 0: A single measurement, updated after each fullstep, and valid for each one fullstep. This measurement allows quickest reaction to load variations, as *SG4\_RESULT* becomes fully updated with each zero transmission of a coil voltage. Therefore, it is optimum for stall detection with a hard obstacle.

2. sg4\_filt\_en = 1: In this mode, four individual signals become generated: SG4\_IND\_0 upon falling 0-transition of the cosine wave (coil A); SG4\_IND\_1 upon rising 0-transition of the co-sine wave; SG4\_IND\_2 upon falling 0-transition of the sine wave (coil B); SG4\_IND\_3 upon rising 0-transition of the sine wave. The actual value for SG4\_RESULT is the mean value of all four measurements, becoming updated once each fullstep. With this, each fullstep has an influence of 25% only, on the overall result. This mode is perfect for detection of soft obstacles, or for usage of CoolStep on imprecise

motors. In filtered mode, sensitivity to a sudden load increase (hard motor blockage) is reduced.

#### Detecting a Motor Stall

To safely detect a motor stall, the stall threshold must be determined using a specific  $SG4\_THRS$  setting and a specific motor velocity or velocity range. Further, the motor current setting has a certain influence and should not be modified, once optimum values are determined. Therefore, the maximum load needs to be determined, which the motor can drive without stalling for the given application. At the same time, monitor  $SG4\_RESULT$  at this load. The stall threshold should be a value safely within the operating limits, to allow for parameter stray. More refined evaluation may also react to a change of  $SG4\_RESULT$  rather than comparing to a fixed threshold. This rules out certain effects which influence the absolute value.

#### Limits of StallGuard4 Operation

StallGuard4 does not operate reliably at extreme motor velocities: Very low motor velocities (for many motors, less than 1Rps) generate a low back EMF and make the measurement unstable and dependent on environment conditions (temperature, etc.). Other conditions also lead to a poor response of the measurement value *SG4\_RESULT* to the motor load. Very high motor velocities, in which the full sinusoidal current is not driven into the motor coils also leads to poor response. These velocities are typically characterized by the motor back EMF exceeding the supply voltage.

#### **CoolStep Load Adaptive Current Scaling**

CoolStep is an automatic smart energy optimization for stepper motors based on the motor mechanical load, making them "green." Depending on the actual chopper mode, CoolStep automatically uses StallGuard4 load measurement result in StealthChop2, or StallGuard2 in SpreadCycle. Coolstep requires that either StallGuard2 or StallGuard4 (depending on the chopper mode being used) be tuned prior to use. A single tuning does not cover all operating points.

#### Setting Up for CoolStep

CoolStep is controlled by several parameters, but two are critical for understanding how it works:

## **Table 22. CoolStep Critical Parameters**

| PARAMETER | DESCRIPTION                                                                                                                                                                                                                                                      | RANGE | COMMENT                                        |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------|
| SEMIN     | 4-bit unsigned integer that sets a <i>lower threshold</i> . If <i>SG_RESULT</i> goes below this threshold (indicating a large load), CoolStep increases the current to both coils. The 4-bit                                                                     | 0     | disable<br>CoolStep                            |
|           | SEMIN value is scaled by 32 to cover the lower half of the range of the 10-bit SG_RESULT value. (The name of this parameter is derived from smartEnergy, which is an earlier name for CoolStep.)                                                                 | 115   | threshold is<br>SEMIN x<br>32                  |
| SEMAX     | 4-bit unsigned integer that controls an <i>upper threshold</i> . If SG_RESULT is sampled equal to or above this threshold enough times (indicating a light load), CoolStep decreases the current to both coils. The upper threshold is (SEMIN + SEMAX + 1) x 32. | 015   | threshold is<br>(SEMIN +<br>SEMAX +<br>1) x 32 |

The figure below shows the operating regions of CoolStep:

- The black line represents the SG\_RESULT measurement value.
- The blue line represents the mechanical load applied to the motor.
- The red line represents the current into the motor coils.

When the load increases,  $SG_RESULT$  falls below  $SEMIN \times 32$ , and CoolStep increases the current. When the load decreases,  $SG_RESULT$  rises above (SEMIN + SEMAX + 1) x 32, and the current is reduced.



Figure 23. CoolStep Adapts Motor Current to the Load

# Table 23. CoolStep Additional Parameters and Status Information

| PARAMETER      | DESCRIPTION                                                                                                                                                                                                                                                                 | RANGE                    | COMMENT                                                                            |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------|
| SEUP           | Sets the <i>current increment step</i> . The motor current becomes incremented by this setting whenever a new StallGuard2 or StallGuard4 value is measured that lies below the lower threshold as set by <i>SEMIN</i> .                                                     | 03                       | step width of CS value<br>CS_ACTUAL is<br>1, 2, 4, 8                               |
| SEDN           | Sets the number of StallGuard2 / StallGuard4 readings above the upper threshold necessary for each <i>current decrement</i> of the motor current.                                                                                                                           | 03                       | number of StallGuard2<br>measurements per<br>decrement:<br>32, 8, 2, 1             |
| SEIMIN         | Sets the <i>lower motor current limit</i> for CoolStep operation by scaling the <i>IRUN</i> current setting.<br>When using StealthChop2, make sure to operate well above the minimum motor current as determined for StealthChop2 current regulation,                       |                          | 0: 1/2 of IRUN<br>(when used with<br>StealthChop requires IRUN<br>≥ 16)            |
|                | especially when a reduction down to 25% is desired.                                                                                                                                                                                                                         | 1                        | 1: 1/4 of IRUN<br>(when used with<br>StealthChop requires IRUN<br>≥ 28)            |
| TCOOLTHRS      | Lower velocity threshold for switching on CoolStep. Below this velocity<br>CoolStep becomes disabled. Adapt to the lower limit of the velocity range<br>where StallGuard2 gives a stable result.<br><i>Hint:</i> May be adapted to disable CoolStep during acceleration and | 1<br>2 <sup>20</sup> - 1 | Specifies lower CoolStep velocity by comparing the threshold value to <i>TSTEP</i> |
|                | deceleration phase by setting VCOOLTHRS identical to VMAX.                                                                                                                                                                                                                  |                          |                                                                                    |
| THIGH          | Upper velocity threshold value for CoolStep. Above this velocity CoolStep becomes disabled. Adapt to the velocity range where StallGuard2 / StallGuard4 gives a stable result.                                                                                              | 1<br>2 <sup>20</sup> - 1 | Also controls additional functions like switching to fullstepping.                 |
| STATUS<br>WORD | DESCRIPTION                                                                                                                                                                                                                                                                 | RANGE                    | COMMENT                                                                            |

## Table 23. CoolStep Additional Parameters and Status Information (continued)

| <i>IRUN</i> as specified by <i>SEIMIN</i> . | CS_ACTUAL | This status value provides the <i>actual motor current scale</i> as controlled by CoolStep. The value goes up to the <i>IRUN</i> value and down to the portion of <i>IRUN</i> as specified by <i>SEIMIN</i> . | 031 | 1/32, 2/32, 32/32 |
|---------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|
|---------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|

#### **Tuning CoolStep**

Before tuning CoolStep in conjunction with SpreadCycle, first tune the StallGuard2 threshold level *SGT*, which affects the range of the load measurement value *SG\_RESULT*. CoolStep uses *SG\_RESULT* to operate the motor near the optimum load angle of +90°. In conjunction with StealthChop2, CoolStep uses *SG4\_RESULT*. In this mode, the leveling is done via *SEMIN*.

The current increment speed is specified in *SEUP*, and the current decrement speed is specified in *SEDN*. They can be tuned separately because they are triggered by different events that may need different responses. The encodings for these parameters allow the coil currents to be increased much more quickly than decreased, because crossing the lower threshold is a more serious event that may require a faster response. If the response is too slow, the motor may stall. In contrast, a slow response to crossing the upper threshold does not risk anything more serious than missing an opportunity to save power.

CoolStep operates between limits controlled by the current scale parameter IRUN and the seimin bit.

#### Attention:

When CoolStep increases motor current, spurious detection of motor stall may occur. For best results, disable CoolStep during StallGuard2-based homing.

In case StallGuard2 is desired in combination with CoolStep, try increasing CoolStep lower threshold SEIMIN as required.

#### Response Time

For fast response to increasing motor load, use a high current increment step *SEUP*. If the motor load changes slowly, a lower current increment step can be used to avoid motor oscillations. If the filter controlled by *sfilt* is enabled, the measurement rate and regulation speed are cut by a factor of four.

Advice: The most common and most beneficial use is to adapt CoolStep for operation at the typical system target operation velocity and to set the velocity thresholds according. As acceleration and decelerations normally shall be quick, they will require the full motor current, while they have only a small contribution to overall power consumption due to their short duration.

#### Low Velocity and Standby Operation

As CoolStep is not able to measure the motor load in standstill and at very low RPM, a lower velocity threshold is provided in the driver. It should be set to an application specific default value. Below this threshold the normal current setting via *IRUN* respectively *IHOLD* is valid. An upper threshold is provided by the *VHIGH* setting. The velocity limits *VHIGH* and *VCOOLTHRS* are determined by the settings *THIGH* and *TCOOLTHRS*.

Both thresholds can be set as a result of the StallGuard2 and StallGuard4 tuning process.

#### **Diagnostic Outputs**

Operation with an external motion controller often requires quick reaction to certain states of the stepper motor driver. Therefore, the DIAG outputs supply a configurable set of different real time information complementing the STEP/DIR interface.

Both, the information available at DIAG0 and DIAG1 can be selected as well as the type of output (low active open drain – default setting, or high active push-pull). In order to determine a reset of the driver, DIAG0 always shows a power-on reset condition by pulling low during a reset condition. The figure below shows the available signals and control bits.



Figure 24. DIAG0 and DIAG1 Output Options

The stall output signal allows StallGuard to be handled by the external motion controller like a stop switch.

Depending on the chopper mode, it becomes activated whenever the StallGuard value  $SG_RESULT$  reaches zero, respectively when  $SG4_RESULT$  falls below  $SG4_THRS$ , and at the same time the velocity condition is fulfilled (*TSTEP*  $\leq$  *TCOOLTHRS*).

Chopper on-state shows the on-state of both coil choppers (alternating) when working in SpreadCycle or constant off time in order to determine the duty cycle.

The INDEX output signals the microstep counter zero position to allow the application to reference the drive to a certain current pattern. The duration of the index pulse corresponds to the duration of the microstep. When working without interpolation at less than 256 microsteps, the index time goes down to two clock cycles. The index output signals the positive zero transition of the coil B microstep wave.



Figure 25. Index Signal at Positive Zero Transition of the Coil B Microstep Wave (in Open-Drain Configuration)

## Sine Wave Lookup Table

The TMC2240 provides a programmable look-up table for storing the microstep current wave. As a default, the table is pre-programmed with a sine wave, which is a good starting point for most stepper motors. Reprogramming the table to a motor specific wave allows drastically improved microstepping especially with low-cost motors. The user benefits are:

- Microstepping extremely improved with low cost motors
- Motor runs smooth and quiet
- Torque reduced mechanical resonances yields improved torque
- Low frequency motor noise reduced by adapting the sine and cosine wave shift for the actual motor's manufacturing tolerance

#### **Microstep Table**

In order to minimize required memory and the amount of data to be programmed, only a quarter of the wave becomes stored. The internal microstep table maps the microstep wave from 0° to 90°. It becomes symmetrically extended to 360°. When reading out the table the 10-bit microstep counter *MSCNT* addresses the fully extended wave table. The table is stored in an incremental fashion, using each one bit per entry. Therefore only 256 bits (*ofs00* to *ofs255*) are required to store the quarter wave. These bits are mapped to eight 32 bit registers. Each *ofs* bit controls the addition of an inclination *Wx* or *Wx*+1 when advancing one step in the table. When *Wx* is 0, a 1 bit in the table at the actual microstep position means "add one" when advancing to the next microstep. As the wave can have a higher inclination than 1, the base inclinations *Wx* can be programmed to -1, 0, 1, or 2 using up to four flexible programmable segments within the quarter wave. This way even a negative inclination can be realized. The four inclination segments are controlled by the position registers *X1* to *X3*. Inclination segment 0 goes from microstep position 0 to *X1*-1 and its base inclination is controlled by *W0*, segment 1 goes from *X1* to *X2*-1 with its base inclination controlled by *W1*, etc.

When modifying the wave, care must be taken to ensure a smooth and symmetrical zero transition when the quarter wave becomes expanded to a full wave. The maximum resulting swing of the wave should be adjusted to a range of -248 to 248 in order to give the best possible resolution while leaving headroom for the hysteresis-based chopper to add an offset.



Figure 26. LUT Programming Example

When the microstep sequencer advances within the table, it calculates the actual current values for the motor coils with each microstep and stores them to the registers *CUR\_A* and *CUR\_B*. However, the incremental coding requires an absolute initialization, especially when the microstep table becomes modified. Therefore, *CUR\_A* and *CUR\_B* become initialized whenever *MSCNT* passes zero.

#### Matching the phase shift to the motor:

Two registers control the starting values of the tables.

- As the starting value at zero is not necessarily 0 (it might be 1 or 2), it can be programmed into the starting point register *START\_SIN*.
- In the same way, the start of the second wave for the second motor coil needs to be stored in START\_SIN90. This register stores the resulting table entry for a phase shift of 90° for a two-phase motor. To adapt for motor tolerances, the phase shift can be modified from 90° (256 microsteps) to anywhere between 45° and 135°, by adding a microstep offset in the range of -127 to +127 (register OFFSET\_SIN90). Motor tolerance requires moderate adaptations of a few, to a few 10 steps, maximum. The required correction offset can be found out using StallGuard4 individual values SG4\_IND and trimming the offset until both coils give a symmetrical result.



Figure 27. Shifting the Cosine Wave through OFFSET\_SIN90

The default table is a good base for realizing an own table. This is an initialization example for the reset default microstep table:

*MSLUT*[7] = %000000001000000100001000100010 = 0x00404222

*MSLUTSEL* = 0xFFFF8056: *X1* = 128, *X2* = 255, *X3* = 255 *W3* = %01, *W2* = %01, *W1* = %01, *W0* = %10

*MSLUTSTART* = 0x00F70000:

*START\_SIN\_0* = 0, *START\_SIN90* = 247

To optimize the motor phase shift, run the motor at a medium velocity in StealthChop2 and set  $sg4_filt_en = 1$ . Adapt the phase offset to match the StallGuard4 results for phase A ( $SG4_IND_0+SG4_IND_1$ ) to phase B ( $SG4_IND_2+SG4_IND_3$ ).

If phase A value is > phase B value, increment OFFSET\_SIN90, otherwise decrement. Repeat until best match is found.

Be sure to enter the correct value for *START\_SIN90*. For an offset of -10 to +9 use *START\_SIN90* = 247; up to -17 or +17 use *START\_SIN90* = 246. *START\_SIN* is always 0.

#### ABN Incremental Encoder Interface

The TMC2240 is equipped with an incremental encoder interface for ABN encoders. The encoder gives positions through digital incremental quadrature signals (usually named A and B) and an index signal (usually named N for null, Z for zero, or I for index).

#### N Signal

The N signal can be used to clear the position counter or to take a snapshot. To continuously monitor the N channel and trigger clearing of the encoder position or latching of the position, where the N channel event has been detected, set the flag *clr\_cont*. Alternatively, it is possible to react to the next encoder N channel event only, and automatically disable the clearing or latching of the encoder position after the first N signal event (flag *clr\_once*). This might be desired because the encoder gives this signal once for each revolution.

Checking for encoder latched event

- Option 1: Check ENC\_LATCH for change. It starts up with 0, and shows the encoder count where the N-event occurred, after starting motion for the first time. For consecutive rotations, it shows increased/decreased values and thus always changes.
- Option 2: Check for the interrupt output active and read the flag only following active interrupt output. DIAG0 pin needs to be configured for the interrupt lines using bit *diag0\_nint\_step* from GCONF register.

Some encoders require a validation of the N signal by a certain configuration of A and B polarity. This can be controlled by *pol\_A* and *pol\_B* flags in the *ENCMODE* register. For example, when both *pol\_A* and *pol\_B* are set, an active N-event is only accepted during a high polarity of both A and B channels.

For clearing the encoder position  $ENC_POS$  with the next active N event set  $clr_enc_x = 1$  and  $clr_ence = 1$  or  $clr_enct = 1$ .



Figure 28. Outline of ABN Signals of an Incremental Encoder

#### The Encoder Counter X\_ENC

The encoder counter *X\_ENC* holds the current encoder position ready for read out. Different modes concerning handling of the signals A, B, and N take into account active low and active high signals found with different types of encoders.

#### The Register ENC\_STATUS

The register *ENC\_STATUS* holds the status concerning the event of an encoder clear upon an N channel signals. The register *ENC\_LATCH* stores the actual encoder position on an N signal event always.

#### The Encoder Constant ENC\_CONST

The encoder constant (or encoder factor) *ENC\_CONST* is added to or subtracted from the encoder counter on each polarity change of the quadrature signals AB of the incremental encoder. The encoder constant *ENC\_CONST* represents a signed fixed point number (16.16) to facilitate the generic adaption between motors and encoders. In decimal mode, the lower 16 bits represent a number between 0 and 9999. For stepper motors equipped with incremental encoders the fixed number representation allows very comfortable parameterization. Additionally, mechanical gearing can easily be taken into account. Negating the sign of *ENC\_CONST* allows inversion of the counting direction to match motor and encoder direction.

Examples:

- Encoder factor of 1.0: *ENC\_CONST* = 0x0001.0x0000 = FACTOR.FRACTION Encoder factor of -1.0: *ENC\_CONST* = 0xFFFF.0x0000. This is the two's complement of 0x00010000. It equals (2<sup>16</sup> - (FACTOR + 1)) × (2<sup>16</sup> - FRACTION)
- Decimal mode encoder factor 25.6: 00025.6000 = 0x0019.0x1770 = FACTOR.DECIMALS (DECIMALS = first 4 digits of fraction)
- Decimal mode encoder factor -25.6:  $(2^{16} (25 + 1)) \times (10000 6000) = (2^{16} 26) \times (4000) = 0xFFE6.0x0FA0.$
- A negative encoder constant is calculated using the following equation:  $(2^{16} (FACTOR + 1)) \times (10000 -$ DECIMALS)

#### Setting the Encoder to Match Motor Resolution

Encoder example settings for motor parameters:

- 1. USC = 256 microsteps
- 2. FSC = 200 fullstep motor
- 3. Factor = FSC x USC/encoder resolution

## Table 24. Encoder Example Settings for a 200 Fullstep Motor with 256 Microsteps

| ENCODER RESOLUTION | REQUIRED ENCODER FACTOR                                            | COMMENT                          |
|--------------------|--------------------------------------------------------------------|----------------------------------|
| 200                | 256                                                                |                                  |
| 360                | 142.2222<br>= 9320675.5555/2 <sup>16</sup><br>= 1422222.2222/10000 | No exact match possible!         |
| 500                | 102.4<br>= 6710886.4/2 <sup>16</sup><br>= 1024000/10000            | Exact match with decimal setting |
| 1000               | 51.2                                                               | Exact match with decimal setting |
| 1024               | 50                                                                 |                                  |
| 4000               | 12.8                                                               | Exact match with decimal setting |
| 4096               | 12.5                                                               |                                  |
| 16384              | 3.125                                                              |                                  |

#### Example:

The encoder constant register shall be programmed to 51.2 in decimal mode. Therefore, set

ENC CONST =  $51 \times 2^{16} + 0.2 \times 10000$ 

#### **Reset, Disable/Stop and Power Down**

#### **Emergency Stop**

The driver provides a negative active enable pin DRV\_ENN to safely switch off all power MOSFETs. This allows putting the motor into freewheeling. Further, it is a safe hardware function whenever an emergency stop not coupled to software is required. Some applications may require the driver to be put into a state with active holding current or with a passive braking mode. This is possible by programming the pin ENCA to act as a step disable function. Set GCONF flag stop\_enable to activate this option. Whenever ENCA becomes pulled high and as long as it stays high, the motor stops abruptly and goes to the power down state, as configured through IHOLD, IHOLD\_DELAY, and StealthChop2 standstill options (in case StealthChop2 is in use).

#### **External Reset and Sleep Mode**

The reset and sleep mode are controlled with the SLEEPN pin.

A short pulse on SLEEPN with a duration >30µs results in a chip reset (also visible at the diagnostics outputs).

Very short pulses <30µs are filtered out and do not have an effect on operation.

If SLEEPN is kept at GND, the IC goes into low-power standby state (sleep mode). All internal supplies are switched off.

In both cases, reset and standby, all internal register values and configurations are cleared and set to their defaults and power bridges are off.

After power-up or leaving sleep mode and reset condition the registers need to be reconfigured.

While reconfiguring the IC it is advised to still hold the bridge drivers disabled with DRV\_ENN.

Do not use during high motor velocity as energy fed back from the motor might damage the chip!

If not used, connect to  $V_S$  or  $V_{CC}$  IO (this is a high-voltage pin).

#### **Restart the Stepper Motor Without Position Loss**

A self-locking drive allows switching off the motor completely without loss of position. Locking can result from mechanical friction and from the stepper motor cogging torque. Most stepper motors have a cogging torque in the range of a few percent of their nominal torque, which also will contribute to the motor locking in a certain position. Due to their construction, most motors lock at a fullstep position. A full step position is characterized by the position yielded with both coils at identical absolute current. With n-times microstepping, fullstep positions are reached each n steps. The first fullstep position is reached when exactly n/2 steps are done following a driver power-up. The internal

microstep counter shows 128, 384, 640, or 896 when a fullstep position is reached.

The motor will pull into the same step after power up, as long as the rotor position and electrical position differ by up to +-2 fullsteps, given that no external force pulls the motor into a certain direction. An offset of maximum one fullstep is safest.

When powering up the driver, all registers become reset to zero. This also affects the internal position counter. Thus, the position counter will restart from 0 after power up. With the enable pin fixed at "1", the motor current will pull the motor to this (halfstep) position. With this, several options to keep track of the motor position result:

| ENABLE PIN DRV_ENN   | ACTIONS PRIOR TO POWER DOWN                                                                                                                                                                                                                   | ACTIONS AT POWER-UP                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fixed (to GND)       | Keep track of the motor position by<br>counting steps following initial<br>power-up. Prior to power down,<br>move to a position that can be<br>divided by 4 x microstep resolution. At<br>these positions, MSCNT is 0. Store the<br>position. | MSCNT is cleared to 0 automatically.<br>Start moving the motor as desired.                                                                                                                                                                                                                                                                                                                                                |
| Controlled<br>by CPU | Read out MSCNT and store it<br>(together with the absolute motor<br>position).                                                                                                                                                                | Apply a number of steps to restore<br>MSCNT to the stored value prior to<br>enabling the motor driver.<br>number of step pulses = position<br>modulo (4 x microstep resolution)<br>Example: at 32 microstep setting,<br>each step pulse increments MSCNT by<br>256/32 = 8.<br>Calculate position modulo 128 to yield the<br>required number of steps.<br>Apply 10 steps with DIR = 0 increases<br>MSCNT to a value of 80. |

## **Table 25. Methods for Position Recovery**

#### **Protections and Driver Diagnostics**

The TMC2240 drivers supply a complete set of diagnostic and protection capabilities, like short to GND protection and undervoltage detection. A detection of an open load condition allows testing if a motor coil connection is interrupted. See the *DRV\_STATUS* register table for details.

Besides the status flags the TMC2240 allows measurement and read out of the chip temperature as well as feedback on the motor phase winding temperature.

For improved system reliability and overall circuit protection, the TMC2240 contains an overvoltage comparator and a trigger output OV to control external switches in terms of excessive supply voltage increase.

#### **Overcurrent Protection**

Overcurrent protection (OCP) protects the device against short circuits to the rails (supply voltage and ground) and between the outputs (OUT1A, OUT2A, OUT1B, OUT2B).

The OCP threshold depends on the selected full-scale current range or see the Electrical Characteristics table for the respective threshold values.

The full-scale range is selected with the CURRENT\_RANGE parameter in DRV\_CONF register.

If the output current is greater than the OCP threshold for longer than the deglitch time (blanking time), then an OCP event is detected.

When an OCP event is detected, the H-bridge is immediately disabled.

The short protection is trying three times before a fault flag (*s2ga*, *s2gb*, *s2vsa*, *s2vsb* in *DRV\_STATUS* register) is set and the bridge becomes continuously disabled.

The device is still alive and allows for configuration and status read out.

To re-enable the power bridge DRV\_ENN pin must be cycled.

Another option is to disable the power bridge with TOFF = 0 in CHOPCONF and re-enable the bridges with TOFF > 0.

#### **Thermal Protection and Shutdown**

The TMC2240 has an internal thermal protection.

If the die temperature exceeds 165°C (typical value), a fault indication a fault flag (*ot* in *DRV\_STATUS*) is raised and the driver is three-stated until the junction temperature drops below approximately 145°C (typical value). After that, the driver is re-enabled.

In addition, the TMC2240 supports ADC-based configurable thermal pre-warning levels. This can be configured in register *OTW\_OV\_VTH* using parameter *OVERTEMPPREWARNING\_VTH*. The ADC senses the chip average temperature, while the driver stages may be at a much higher temperature. This is only to specify that TMC2240 can go in thermal shutdown and the pre-warning may not be asserted, even if it is set at a low temperature.

Heat is mainly generated by the motor driver stages, and at increased voltage, by the internal voltage regulator. Most critical situations, where the driver MOSFETs could be overheated, are avoided when enabling the short to GND protection. For many applications, the overtemperature pre-warning indicates an abnormal operation situation and can be used to initiate user warning or power reduction measures like motor current reduction. The thermal shutdown is just an emergency measure and temperature rising to the shutdown level should be prevented by design.

#### **Temperature Measurement**

The TMC2240 offers functions to measure the internal chip temperature as well as the motor temperature.

These diagnostic functions can be helpful in applications to monitor the chip or PCB temperature and the motor temperature development over time to increase system robustness or gather additional information for predictive maintenance.

#### **Chip Temperature Measurement**

Besides the overtemperature pre-warning and overtemperature flags the chip temperature itself can be determined using the *ADC\_TEMP* parameter in the *ADC\_TEMP* register.

The final temperature in degree Celsius can be calculated using the following formula:

ADC\_TEMP = 7.7 × TEMP + 2038

 $\mathsf{TEMP}[^{\circ}C] = \frac{\mathsf{ADC}_{\mathsf{TEMP}} - 2038}{7.7}$ 

#### **Motor Temperature Measurement**

PWM\_SCALE register shows the actual duty cycle in StealthChop2 operation. For a given motor current, the duty cycle

depends on the phase resistance of the motor.

As the phase resistance is temperature dependent, *PWM\_SCALE* can be used to estimate the actual motor temperature and monitor changes in the motor temperature over time.

This measurement is preferably done during motor standstill or slow movements.

Typically, the motor temperature does not change quickly.

#### **Overvoltage Protection and OV Pin**

A stepper motor application can generate significant overvoltage, especially when the motor becomes quickly decelerated from a high velocity, or when the motor stalls.

This voltage becomes fed back to the supply rails by the driver output stage.

For typical NEMA17 or larger motors, and also for smaller motors with sufficient flywheel mass, the energy fed back can be substantial, so that the power capacitors and circuit consumption will not be sufficient to keep the supply within its limits.

To protect the driver as well as connected circuitry, the TMC2240 has an overvoltage detection and protection mechanism.

The OV output allows attaching an NPN or MOSFET with a power resistor (brake resistor) to dump the excess energy into the resistor.

The transistor chops with approximately 3kHz to 4kHz (depending on the clock frequency) to keep the supply within the limits.

The supply voltage is permanently monitored with the internal ADC.

The upper level for the supply voltage for a given application can be configured in register OTW\_OV\_VTH using parameter OVERVOLTAGE\_VTH.

The actual ADC value for the supply voltage can be read via register ADC\_VSUPPLY\_AIN as parameter ADC\_VSUPPLY.

Use the following equation to convert from the ADC value to  $V_S$  and vice versa:

 $V_{\rm S}$  = ADC\_VSUPPLY × 9.732mV

In a typical application, the maximum current fed back from the motor to the supply is less than a single coil RMS coil current.

A good resistor value can be calculated as follows:

$$R_{\text{Dump}} = \frac{U_{\text{supply}}}{I_{\text{Coil}}}$$

U<sub>Supply</sub> is the nominal driver supply voltage V<sub>S</sub>. I<sub>Coll</sub> is the nominal motor coil current.

Make sure the MOSFET is capable of switching the resulting current.

The OV output pin shows the actual state of the overvoltage monitor.

As soon as and as long as *ADC\_VSUPPLY* becomes greater or equal to *OVERVOLTAGE\_VTH* the OV output pin changes to three-state/'Z'.

The OV output pin is an open-drain pin. The following diagram shows an example brake chopper circuit.



Figure 29. Brake Chopper Circuit Example

#### Short Protection (Short to GND and Short to VS)

The TMC2240 power stages are protected against a short-circuit condition by an additional measurement of the current flowing through the high-side MOSFETs. This is important, as most short circuit conditions result from a motor cable insulation defect, e.g., when touching the conducting parts connected to the system ground. The short detection is protected against spurious triggering, e.g., by ESD discharges, by retrying three times before switching off the motor.

Once a short condition is safely detected, the corresponding driver bridge becomes switched off, and the *s2ga* or *s2gb* flag becomes set. In order to restart the motor, the user must intervene by disabling and re-enabling the driver. It should be noted that the short to GND protection cannot protect the system and the power stages for all possible short events as a short event is rather undefined and a complex network of external components may be involved. Therefore, short circuits should basically be avoided.

Depending on the full-scale current setting, the low-side short protection triggers at different overcurrent protection thresholds.

### Table 26. Overcurrent Protection Thresholds Based on the Full-Scale Current Setting

| FULL-SCALE CURRENT SETTING (BITS) | OVERCURRENT PROTECTION THRESHOLD [A] |
|-----------------------------------|--------------------------------------|
| 10 (and 11)                       | 5.0                                  |
| 01                                | 3.33                                 |
| 00                                | 1.67                                 |

#### **Open Load Diagnostics**

Interrupted cables are a common cause for systems failing, e.g., when connectors are not firmly plugged. The TMC2240 detects open load conditions by checking if it can reach the desired motor coil current. This way, also undervoltage conditions, high motor velocity settings or short and overtemperature conditions may cause triggering of the open load flag. In motor standstill, open load cannot be measured as the coils might eventually have zero current.

To safely detect an interrupted coil connection, operate in SpreadCyle and check the open load flags following a motion of minimum four times the selected microstep resolution (= 4 fullsteps) into a single direction using low or nominal motor velocity operation only. However, the *ola* and *olb* flags have just informative character and do not cause any action of the driver.

#### Undervoltage Lockout Protection

The TMC2240 features a UVLO protection for  $V_M$ ,  $V_{CC}$  IO, and the charge pump.

UVLO condition on V<sub>M</sub> is triggered below 4.15V (max).

UVLO condition on  $V_{CC}$  IO is triggered below 1.95V (max).

UVLO condition on the charge pump is triggered in case of an error condition of the charge pump, e.g., due to a wrong capacitor value.

A  $V_M$  UVLO condition can be read from register *GSTAT* as flag *vm\_uvlo*. This flag is a write-clear flag. It must be actively set to 1 to clear it. The UVLO condition is also shown at the DIAG0 pin depending on the configured pin settings.

During a V<sub>CC IO</sub> UVLO, no communication with the IC is possible. DIAG0 pin will be active low (open drain).

#### **ESD** Protection

The chip has internal ESD protection on every pin.

The TMC2240 motor phase output pins are protected up to 8kV HBM in the application when using a bypass capacitor of at least 1uF on the positive voltage supply ( $V_S$  pins).

This is not protection against hot plugging of a motor.

#### **External Analog Input AIN Monitoring**

The TMC2240 offers an external analog input AIN, which is continuously sampled with the internal ADC.

The ADC sample value can be read out from parameter ADC\_AIN in register ADC\_VSUPPLY\_AIN.

Use the following equation to convert from the ADC value to VAIN and vice versa:

 $V_{AIN} = ADC_AIN \times 305.2uV$ 

The AIN input can be used to monitor external analog variables and parameters that may represent system level conditions and provide additional feedback on the system state.

#### **Clock Oscillator and Clock Input**

#### **Using the Internal Clock**

Directly tie the CLK input pin to GND close to the IC if the internal clock oscillator is to be used.

The internal clock is running at a typical frequency of 12.5MHz.

#### **Using an External Clock**

When an external clock is available, a frequency of 8MHz to 20MHz is recommended for optimum performance.

The required minimum and maximum duty cycle of the clock signal is defined in the *Electrical Characteristics*.

Especially at clock frequencies close to 20MHz, the clock's duty cycle requirements need to be satisfied.

Make sure that the clock source supplies clean CMOS output logic levels and steep slopes when using a high clock frequency.

The external clock input is enabled as soon as an external clock is provided at the CLK pin.

Reading out bit *ext\_clk* in register *IOIN* gives feedback on which clock source is currently in use (1 = external clock).

In case the external clock fails or is switched off, the internal clocks takes over seamlessly and automatically to protect the driver from damage.

#### **Quick Configuration Guide**

This guide is meant as a practical tool to come to a first register configuration and do a minimum set of measurements and decisions for tuning the driver. It does not cover all advanced functionalities and options but concentrates on the basic function set to make a motor run smoothly. Once the motor runs, you can decide to explore additional features and further functionality in more detail. A current probe on one motor coil is a good aid to find the best settings.

## **Current Setting**



Figure 30. Quick Configuration Guide for Current Setting

## StealthChop2 Configuration



Figure 31. Quick Configuration Guide for StealthChop2 Configuration

## SpreadCycle Configuration



Figure 32. Quick Configuration Guide for SpreadCycle



## Enabling CoolStep in Combination with StealthChop2

Figure 33. Quick Configuration Guide for CoolStep with StealthChop2



#### Enabling CoolStep in Combination with SpreadCycle

Figure 34. Quick Configuration Guide for CoolStep with SpreadCycle

#### **General Register Mapping and Register Information**

This section gives some general information on the register map.

Details on all registers and their content are given in the register map section.

- All registers become reset to 0 upon power up, unless otherwise noted.

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

- Add 0x80 to the address Addr for write accesses!

### Table 27. Overview of Register Map

| REGISTER                                                  | DESCRIPTION                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Configuration Registers                           | <ul> <li>These registers contain</li> <li>global configuration</li> <li>global status flags</li> <li>interface configuration</li> <li>and I/O signal configuration</li> </ul>                                                                                                |
| Velocity Dependent Driver Feature Control<br>Register Set | <ul> <li>This register group offers registers for</li> <li>driver current control</li> <li>setting thresholds for CoolStep operation</li> <li>setting thresholds for different chopper modes</li> </ul>                                                                      |
| Direct Mode Registers                                     | This register group offers registers used for the direct coil current control mode.                                                                                                                                                                                          |
| Encoder Register Set                                      | The encoder register group offers all registers needed for proper ABN encoder operation.                                                                                                                                                                                     |
| ADC Registers                                             | This register group offers registers to control and read the internal ADC.                                                                                                                                                                                                   |
| Motor Driver Register Set                                 | <ul> <li>This register group offers registers for</li> <li>setting/reading out microstep table and counter</li> <li>chopper and driver configuration</li> <li>CoolStep and StallGuard configuration</li> <li>reading out StallGuard values and driver error flags</li> </ul> |

## **Register Map**

### TMC2240

| ADDRESS     | NAME                    | MSB             |                      |                    |                    |                    |                       |                     | LSB             |  |  |
|-------------|-------------------------|-----------------|----------------------|--------------------|--------------------|--------------------|-----------------------|---------------------|-----------------|--|--|
| General Co  | nfiguration Registers   | 1               | 1                    | 1                  | 1                  | 1                  | 1                     | 1                   | <u>I</u>        |  |  |
|             | GCONF[31:24]            | _               | _                    | _                  | _                  | _                  | _                     | _                   | _               |  |  |
|             | GCONF[23:16]            | _               | _                    | _                  | _                  | _                  | _                     | _                   | direct_m<br>ode |  |  |
| 0x00        | GCONF[15:8]             | stop_ena<br>ble | small_hy<br>steresis | diag1_pu<br>shpull | diag0_pu<br>shpull | _                  | diag1_on<br>state     | diag1_in<br>dex     | diag1_st<br>all |  |  |
|             | GCONF[7:0]              | diag0_st<br>all | diag0_ot<br>pw       | diag0_er<br>ror    | shaft              | multistep<br>_filt | en_pwm<br>_mode       | fast_stan<br>dstill | _               |  |  |
|             | <u>GSTAT[31:24]</u>     | -               | -                    | -                  | -                  | -                  | -                     | -                   | -               |  |  |
|             | GSTAT[23:16]            | _               | _                    | -                  | -                  | -                  | _                     | -                   | _               |  |  |
| 0x01        | GSTAT[15:8]             | -               | -                    | -                  | -                  | -                  | -                     | -                   | -               |  |  |
|             | <u>GSTAT[7:0]</u>       | _               | _                    | -                  | vm_uvlo            | register_<br>reset | uv_cp                 | drv_err             | reset           |  |  |
|             | IFCNT[31:24]            | _               | _                    | _                  | _                  | _                  | _                     | _                   | _               |  |  |
| 0.400       | IFCNT[23:16]            | _               | _                    | _                  | _                  | _                  | _                     | _                   | _               |  |  |
| 0x02        | IFCNT[15:8]             | _               | _                    | -                  | -                  | _                  | _                     | _                   | _               |  |  |
|             | IFCNT[7:0]              |                 |                      |                    | IFCN               | T[7:0]             |                       |                     |                 |  |  |
|             | NODECONF[31:24]         | _               | -                    | -                  | -                  | -                  | _                     | -                   | _               |  |  |
| 000         | NODECONF[23:16]         | _               | _                    | -                  | -                  | _                  | – –<br>SENDDELAY[3:0] | _                   |                 |  |  |
| 0x03        | NODECONF[15:8]          | _               | _                    | -                  | -                  |                    |                       |                     |                 |  |  |
|             | NODECONF[7:0]           |                 |                      |                    | NODEAI             | DDR[7:0]           |                       |                     |                 |  |  |
|             | <u>IOIN[31:24]</u>      |                 |                      |                    | VERSI              | ON[7:0]            |                       |                     |                 |  |  |
|             | IOIN[23:16]             | _               | _                    | _                  | _                  | _                  | SIL                   | ICON_RV[2           | 2:0]            |  |  |
| 0x04        | <u>IOIN[15:8]</u>       | ADC_ER<br>R     | EXT_CL<br>K          | EXT_RE<br>S_DET    | OUTPUT             | COMP_<br>B1_B2     | COMP_<br>A1_A2        | COMP_<br>B          | COMP_<br>A      |  |  |
|             | <u>IOIN[7:0]</u>        | reserved        | UART_E<br>N          | ENCN               | DRV_EN<br>N        | ENCA               | ENCB                  | DIR                 | STEP            |  |  |
|             | DRV_CONF[31:24]         | -               | -                    | -                  | -                  | -                  | -                     | -                   | -               |  |  |
|             | DRV_CONF[23:16]         | -               | -                    | -                  | -                  | -                  | -                     | -                   | -               |  |  |
| 0x0A        | DRV_CONF[15:8]          | _               | -                    | -                  | -                  | _                  | -                     | _                   | _               |  |  |
|             | DRV_CONF[7:0]           | -               | -                    |                    | ONTROL[<br>0]      | -                  | -                     | CURRENT<br>1:       | [_RANGE[<br>0]  |  |  |
|             | GLOBAL<br>SCALER[31:24] | -               | -                    | -                  | -                  | -                  | -                     | -                   | -               |  |  |
| 0x0B        | GLOBAL<br>SCALER[23:16] | _               | _                    | _                  | _                  | _                  | _                     | _                   | _               |  |  |
|             | GLOBAL SCALER[15:8]     | _               | _                    | -                  | -                  | _                  |                       |                     |                 |  |  |
|             | GLOBAL SCALER[7:0]      |                 |                      | •                  | GLOBALS            | CALER[7:0]         |                       |                     |                 |  |  |
| Velocity De | pendent Configuration R | egisters        |                      |                    |                    |                    |                       |                     |                 |  |  |
| 0v10        | IHOLD_IRUN[31:24]       | _               | _                    | _                  | _                  |                    | IRUNDE                | LAY[3:0]            |                 |  |  |
| 0x10        | IHOLD_IRUN[23:16]       | -               | _                    | -                  | _                  |                    | IHOLDDE               | ELAY[3:0]           |                 |  |  |

| ADDRESS    | NAME                | MSB      |            |          |          |               |                     |            | LSB                      |  |  |
|------------|---------------------|----------|------------|----------|----------|---------------|---------------------|------------|--------------------------|--|--|
|            | IHOLD_IRUN[15:8]    | _        | _          | _        |          |               | IRUN[4:0]           |            |                          |  |  |
|            | IHOLD_IRUN[7:0]     | _        | _          | _        |          |               | IHOLD[4:0]          |            |                          |  |  |
|            | TPOWERDOWN[31:24]   | _        | _          | -        | _        | -             | -                   | _          | _                        |  |  |
|            | TPOWERDOWN[23:16]   | _        | _          | _        | _        | _             | _                   | _          | _                        |  |  |
| 0x11       | TPOWERDOWN[15:8]    | _        | _          | _        | _        | _             | _                   | _          | _                        |  |  |
|            | TPOWERDOWN[7:0]     |          | 1          |          | TPOWERI  | DOWN[7:0]     |                     |            |                          |  |  |
|            | <u>TSTEP[31:24]</u> | _        | _          | _        | _        | _             | _                   | _          | _                        |  |  |
|            | TSTEP[23:16]        | _        | _          | _        | _        |               | TSTEF               | 2[19:16]   | 1                        |  |  |
| 0x12       | TSTEP[15:8]         |          |            |          | TSTE     | P[15:8]       |                     |            |                          |  |  |
|            | <u>TSTEP[7:0]</u>   |          |            |          |          | :P[7:0]       |                     |            |                          |  |  |
|            | TPWMTHRS[31:24]     | _        | _          | _        | _        | _             | _                   | _          | _                        |  |  |
|            | TPWMTHRS[23:16]     | _        | _          | _        | _        |               | TPWMTH              | RS[19:16]  | 1                        |  |  |
| 0x13       | TPWMTHRS[15:8]      |          | 1          |          | TPWMTH   | HRS[15:8]     |                     |            |                          |  |  |
|            | TPWMTHRS[7:0]       |          |            |          | TPWMT    | HRS[7:0]      |                     |            |                          |  |  |
|            | TCOOLTHRS[31:24]    | _        | -          | -        | _        | _             | -                   | _          | -                        |  |  |
|            | TCOOLTHRS[23:16]    | _        | -          | -        | _        |               | TCOOLTH             | IRS[19:16] | 1                        |  |  |
| 0x14       | TCOOLTHRS[15:8]     |          | 1          | 1        | TCOOLT   | HRS[15:8]     |                     |            |                          |  |  |
|            | TCOOLTHRS[7:0]      |          |            |          | TCOOLT   | HRS[7:0]      |                     |            |                          |  |  |
|            | THIGH[31:24]        | _        | -          | -        | _        | _             | _                   | _          | _                        |  |  |
| 0.45       | THIGH[23:16]        | _        | -          | -        | _        |               | THIGH               |            |                          |  |  |
| 0x15       | THIGH[15:8]         |          |            |          | THIG     | -<br>H[15:8]  |                     |            |                          |  |  |
|            | THIGH[7:0]          |          |            |          | THIG     | H[7:0]        |                     |            |                          |  |  |
| Direct Mod | e Register          |          |            |          |          |               |                     |            |                          |  |  |
|            | DIRECT_MODE[31:24]  | _        | _          | _        | _        | -             | _                   | _          | DIRECT<br>_COIL_B<br>[8] |  |  |
|            | DIRECT_MODE[23:16]  |          | 1          |          | DIRECT_C | OIL_B[7:0]    | 1                   | I          | 1                        |  |  |
| 0x2D       | DIRECT_MODE[15:8]   | _        | _          | _        | _        | _             | _                   | _          | DIRECT<br>_COIL_A<br>[8] |  |  |
|            | DIRECT_MODE[7:0]    |          | 1          | 1        | DIRECT_C | COIL_A[7:0]   | 1                   | 1          | 1                        |  |  |
| Encoder Re | egisters            | 1        |            |          |          |               |                     |            |                          |  |  |
|            | ENCMODE[31:24]      | -        | -          | -        | -        | _             | -                   | -          | -                        |  |  |
|            | ENCMODE[23:16]      | _        | -          | -        | -        | -             | -                   | _          | -                        |  |  |
| 0x38       | ENCMODE[15:8]       | _        | -          | _        | _        | -             | enc_sel_<br>decimal | _          | clr_enc_<br>x            |  |  |
|            | ENCMODE[7:0]        | pos_neg_ | _edge[1:0] | clr_once | clr_cont | ignore_A<br>B | pol_N               | pol_B      | pol_A                    |  |  |
|            | X_ENC[31:24]        |          |            |          | X_ENC    | C[31:24]      |                     |            |                          |  |  |
| 0.20       | X_ENC[23:16]        |          |            |          | X_ENC    | C[23:16]      |                     |            |                          |  |  |
| 0x39       | X_ENC[15:8]         |          |            |          | X_EN     | C[15:8]       |                     |            |                          |  |  |
|            | X_ENC[7:0]          |          |            |          | X_EN     | IC[7:0]       |                     |            |                          |  |  |
| 0.22.4     | ENC_CONST[31:24]    |          |            |          | ENC_CO   | NST[31:24]    |                     |            |                          |  |  |
| 0x3A       | ENC_CONST[23:16]    |          |            |          |          | NST[23:16]    |                     |            |                          |  |  |

36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| ADDRESS     | NAME                       | MSB |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |           |           | LSB     |  |  |  |  |  |
|-------------|----------------------------|-----|---|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------|---------|--|--|--|--|--|
|             | ENC_CONST[15:8]            |     |   |      | ENC_CO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NST[15:8]  |           |           |         |  |  |  |  |  |
|             | ENC_CONST[7:0]             |     |   |      | Image: Section of the section of th |            |           |           |         |  |  |  |  |  |
|             | ENC_STATUS[31:24]          | _   | _ | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            | _         | _         | _       |  |  |  |  |  |
|             | ENC_STATUS[23:16]          | _   | _ | _    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | _         | _         | _       |  |  |  |  |  |
| 0x3B        | ENC_STATUS[15:8]           | _   | _ | _    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | _         | _         | _       |  |  |  |  |  |
|             | ENC_STATUS[7:0]            | _   | _ | _    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | _         | _         | n event |  |  |  |  |  |
|             | ENC_LATCH[31:24]           |     |   |      | ENC_LAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CH[31:24]  |           |           |         |  |  |  |  |  |
|             | ENC LATCH[23:16]           |     |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |           |           |         |  |  |  |  |  |
| 0x3C        | ENC_LATCH[15:8]            |     |   |      | ENC LA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TCH[15:8]  |           |           |         |  |  |  |  |  |
|             | ENC LATCH[7:0]             |     |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |           |           |         |  |  |  |  |  |
| ADC Regist  |                            |     |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |           |           |         |  |  |  |  |  |
|             | ADC_VSUPPLY_AIN[3<br>1:24] | _   | _ | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A          | DC_AIN[12 | 2:8]      |         |  |  |  |  |  |
| 050         | ADC_VSUPPLY_AIN[2<br>3:16] |     |   |      | ADC_A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AIN[7:0]   |           |           |         |  |  |  |  |  |
| 0x50        | ADC_VSUPPLY_AIN[1<br>5:8]  | -   | - | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ADC        | _VSUPPL   | Y[12:8]   |         |  |  |  |  |  |
|             | ADC_VSUPPLY_AIN[7:<br>0]   |     |   |      | ADC_VSU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | JPPLY[7:0] |           |           |         |  |  |  |  |  |
|             | ADC_TEMP[31:24]            | -   | _ | -    | RESERVED[12:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |           |           |         |  |  |  |  |  |
| 0.54        | ADC_TEMP[23:16]            |     |   | •    | RESER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VED[7:0]   |           |           |         |  |  |  |  |  |
| 0x51        | ADC_TEMP[15:8]             | _   | _ | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD         | C_TEMP[   | 12:8]     |         |  |  |  |  |  |
|             | ADC_TEMP[7:0]              |     |   | •    | ADC_TI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EMP[7:0]   |           |           |         |  |  |  |  |  |
|             | OTW_OV_VTH[31:24]          | _   | _ | -    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | VERTEMPF   | REWARN    | ING_VTH[1 | 2:8]    |  |  |  |  |  |
| 0.50        | OTW_OV_VTH[23:16]          |     |   | OVER | TEMPPREV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | /ARNING_V  | 'TH[7:0]  |           |         |  |  |  |  |  |
| 0x52        | OTW_OV_VTH[15:8]           | _   | _ | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OVERV      | OLTAGE_   | VTH[12:8] |         |  |  |  |  |  |
|             | OTW_OV_VTH[7:0]            |     |   | (    | DVERVOLTA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | AGE_VTH[7: | 0]        |           |         |  |  |  |  |  |
| Motor Drive | er Registers               |     |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |           |           |         |  |  |  |  |  |
|             | MSLUT_0[31:24]             |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _0[31:24]  |           |           |         |  |  |  |  |  |
| 0x60        | MSLUT_0[23:16]             |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _0[23:16]  |           |           |         |  |  |  |  |  |
| 0,000       | MSLUT_0[15:8]              |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _0[15:8]   |           |           |         |  |  |  |  |  |
|             | MSLUT_0[7:0]               |     |   |      | MSLU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Г_0[7:0]   |           |           |         |  |  |  |  |  |
|             | MSLUT_1[31:24]             |     |   |      | MSLUT_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _1[31:24]  |           |           |         |  |  |  |  |  |
| 0x61        | MSLUT_1[23:16]             |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _1[23:16]  |           |           |         |  |  |  |  |  |
| 0.001       | MSLUT_1[15:8]              |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _1[15:8]   |           |           |         |  |  |  |  |  |
|             | MSLUT_1[7:0]               |     |   |      | MSLU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Г_1[7:0]   |           |           |         |  |  |  |  |  |
|             | MSLUT_2[31:24]             |     |   |      | MSLUT_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _2[31:24]  |           |           |         |  |  |  |  |  |
| 0.46.2      | MSLUT_2[23:16]             |     |   |      | MSLUT_2[23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |           |           |         |  |  |  |  |  |
| 0x62        | MSLUT_2[15:8]              |     |   |      | MSLUT_2[15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |           |           |         |  |  |  |  |  |
|             | MSLUT_2[7:0]               |     |   |      | MSLUT_2[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |           |           |         |  |  |  |  |  |
|             | MSLUT_3[31:24]             |     |   |      | MSLUT_3[31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |           |           |         |  |  |  |  |  |
| 0.460       | MSLUT_3[23:16]             |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _3[23:16]  |           |           |         |  |  |  |  |  |
| 0x63        | MSLUT_3[15:8]              |     |   |      | MSLUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _3[15:8]   |           |           |         |  |  |  |  |  |
|             | MSLUT_3[7:0]               |     |   |      | MSLU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Г_3[7:0]   |           |           |         |  |  |  |  |  |

36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| ADDRESS | NAME              | MSB                    |                               |           |         |              |                               |         | LSB          |  |  |  |
|---------|-------------------|------------------------|-------------------------------|-----------|---------|--------------|-------------------------------|---------|--------------|--|--|--|
|         | MSLUT_4[31:24]    |                        |                               |           | MSLUT   | 4[31:24]     |                               |         |              |  |  |  |
| 0.04    | MSLUT_4[23:16]    |                        |                               |           | MSLUT   | _4[23:16]    |                               |         |              |  |  |  |
| 0x64    | MSLUT_4[15:8]     |                        |                               |           | MSLUT   | _4[15:8]     |                               |         |              |  |  |  |
|         | MSLUT_4[7:0]      |                        |                               |           | MSLU    | Г_4[7:0]     |                               |         |              |  |  |  |
|         | MSLUT_5[31:24]    |                        |                               |           | MSLUT   | _5[31:24]    |                               |         |              |  |  |  |
| 005     | MSLUT_5[23:16]    |                        |                               |           | MSLUT   | _5[23:16]    |                               |         |              |  |  |  |
| 0x65    | MSLUT_5[15:8]     |                        |                               |           | MSLUT   | _5[15:8]     |                               |         |              |  |  |  |
|         | MSLUT_5[7:0]      |                        |                               |           | MSLU    | Г_5[7:0]     |                               |         |              |  |  |  |
|         | MSLUT_6[31:24]    |                        |                               |           | MSLUT   | _6[31:24]    |                               |         |              |  |  |  |
| 000     | MSLUT_6[23:16]    |                        |                               |           | MSLUT   | _6[23:16]    |                               |         |              |  |  |  |
| 0x66    | MSLUT_6[15:8]     |                        | MSLUT_6[15:8]                 |           |         |              |                               |         |              |  |  |  |
|         | MSLUT_6[7:0]      |                        |                               |           | MSLU    | Г_6[7:0]     |                               |         |              |  |  |  |
|         | MSLUT_7[31:24]    |                        |                               |           | MSLUT   | _7[31:24]    |                               |         |              |  |  |  |
| 0.467   | MSLUT_7[23:16]    |                        |                               |           | MSLUT   | _7[23:16]    |                               |         |              |  |  |  |
| 0x67    | MSLUT_7[15:8]     |                        | MSLUT_7[15:8]<br>MSLUT_7[7:0] |           |         |              |                               |         |              |  |  |  |
|         | MSLUT_7[7:0]      |                        |                               |           |         |              |                               |         |              |  |  |  |
|         | MSLUTSEL[31:24]   | X3[7:0]                |                               |           |         |              |                               |         |              |  |  |  |
| 0.460   | MSLUTSEL[23:16]   | X2[7:0]                |                               |           |         |              |                               |         |              |  |  |  |
| 0x68    | MSLUTSEL[15:8]    |                        |                               | X1[7:0]   |         |              |                               |         |              |  |  |  |
|         | MSLUTSEL[7:0]     | W3                     | [1:0]                         | W2        | [1:0]   | W1           | [1:0] W0[1:0]                 |         |              |  |  |  |
|         | MSLUTSTART[31:24] |                        |                               |           | OFFSET_ | SIN90[7:0]   |                               |         |              |  |  |  |
| 0x69    | MSLUTSTART[23:16] |                        |                               |           | START_S | SIN90[7:0]   |                               |         |              |  |  |  |
| 0x09    | MSLUTSTART[15:8]  | -                      | -                             | -         | -       | -            | -                             | -       | -            |  |  |  |
|         | MSLUTSTART[7:0]   |                        |                               |           | START_  | SIN[7:0]     |                               |         |              |  |  |  |
|         | MSCNT[31:24]      | -                      | -                             | -         | -       | -            | -                             | -       | -            |  |  |  |
| 0x6A    | MSCNT[23:16]      | -                      | -                             | -         | -       | -            | -                             | -       | -            |  |  |  |
| UXUA    | MSCNT[15:8]       | -                      | -                             | -         | -       | -            | -                             | MSC     | NT[9:8]      |  |  |  |
|         | <u>MSCNT[7:0]</u> |                        |                               |           | MSC     | NT[7:0]      |                               |         |              |  |  |  |
|         | MSCURACT[31:24]   | -                      | -                             | -         | -       | -            | -                             | -       | CUR_A[<br>8] |  |  |  |
| 000     | MSCURACT[23:16]   |                        |                               | 1         | CUR_    | A[7:0]       |                               |         | •            |  |  |  |
| 0x6B    | MSCURACT[15:8]    | _                      | _                             | _         | _       | -            | _                             | _       | CUR_B[<br>8] |  |  |  |
|         | MSCURACT[7:0]     |                        |                               |           | CUR     | B[7:0]       |                               |         | -            |  |  |  |
|         | CHOPCONF[31:24]   | diss2vs                | diss2g                        | dedge     | intpol  |              | MRE                           | S[3:0]  |              |  |  |  |
|         | CHOPCONF[23:16]   |                        | TPF                           | D[3:0]    |         | vhighch<br>m |                               |         |              |  |  |  |
| 0x6C    | CHOPCONF[15:8]    | TBL[0]                 | chm                           | _         | disfdcc | fd3          | HEN                           | D_OFFSE |              |  |  |  |
|         | CHOPCONF[7:0]     | HEND_O<br>FFSET[0<br>] | HST                           | RT_TFD210 | )[2:0]  |              | HEND_OFFSET[3:1]<br>TOFF[3:0] |         |              |  |  |  |
|         | COOLCONF[31:24]   | -                      | _                             | _         | _       | _            | _                             | _       | sfilt        |  |  |  |
| 0x6D    | COOLCONF[23:16]   | _                      |                               | 1         | 1       | sgt[6:0]     |                               | 1       | 1            |  |  |  |
|         | COOLCONF[15:8]    | seimin                 | sedr                          | n[1:0]    | _       |              | sema                          | x[3:0]  |              |  |  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| ADDRESS | NAME              | MSB                  |                            |          |           |                  |                   |                                                                                                                                                                     | LSB                       |  |  |  |
|---------|-------------------|----------------------|----------------------------|----------|-----------|------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|
|         | COOLCONF[7:0]     | _                    | seup                       | p[1:0]   | _         |                  | semi              | n[3:0]                                                                                                                                                              |                           |  |  |  |
|         | DRV_STATUS[31:24] | stst                 | olb                        | ola      | s2gb      | s2ga             | otpw              | ot                                                                                                                                                                  | stallguar<br>d            |  |  |  |
| 0x6F    | DRV_STATUS[23:16] | -                    | -                          | -        |           | CS               | _ACTUAL[4         | 4:0]                                                                                                                                                                | 1                         |  |  |  |
|         | DRV_STATUS[15:8]  | fsactive             | stealth                    | s2vsb    | s2vsa     | -                | -                 | semin[3:0]<br>v ot sta<br>IAL[4:0]<br>SG_RESULT<br>M_REG[3:0]<br>aut PWM_FREQ<br>PWM_SCALE<br>9:8]<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | SULT[9:8]                 |  |  |  |
|         | DRV_STATUS[7:0]   |                      |                            |          | SG_RES    | SULT[7:0]        |                   |                                                                                                                                                                     |                           |  |  |  |
|         | PWMCONF[31:24]    |                      | PWM_I                      | _IM[3:0] |           |                  | PWM_F             | REG[3:0]                                                                                                                                                            |                           |  |  |  |
| 0x70    | PWMCONF[23:16]    | pwm_dis<br>_reg_stst | pwm_me<br>as_sd_e<br>nable | FREEWH   | HEEL[1:0] | pwm_aut<br>ograd | pwm_aut<br>oscale | PWM_FI                                                                                                                                                              | REQ[1:0]                  |  |  |  |
|         | PWMCONF[15:8]     |                      |                            |          | PWM_G     | RAD[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |
|         | PWMCONF[7:0]      |                      |                            |          | PWM_0     | OFS[7:0]         | 7:0]              |                                                                                                                                                                     |                           |  |  |  |
|         | PWM_SCALE[31:24]  | -                    | _                          | -        | -         | -                | -                 | -                                                                                                                                                                   | PWM_S<br>CALE_A<br>UTO[8] |  |  |  |
| 0x71    | PWM_SCALE[23:16]  |                      | •                          | F        | WM_SCAL   | E_AUTO[7:        | 0]                |                                                                                                                                                                     |                           |  |  |  |
|         | PWM_SCALE[15:8]   | -                    | -                          | -        | -         | -                | _                 |                                                                                                                                                                     |                           |  |  |  |
|         | PWM_SCALE[7:0]    |                      |                            | I        | PWM_SCAL  | _E_SUM[7:0       | )]                |                                                                                                                                                                     |                           |  |  |  |
|         | PWM_AUTO[31:24]   | -                    | -                          | -        | -         | -                | -                 | -                                                                                                                                                                   | -                         |  |  |  |
| 0x72    | PWM_AUTO[23:16]   |                      |                            | F        | PWM_GRA   | D_AUTO[7:0       | 0]                |                                                                                                                                                                     |                           |  |  |  |
| 0.112   | PWM_AUTO[15:8]    | -                    | -                          | -        | -         | -                | -                 | -                                                                                                                                                                   | -                         |  |  |  |
|         | PWM_AUTO[7:0]     |                      |                            |          | PWM_OFS   | _AUTO[7:0]       |                   |                                                                                                                                                                     |                           |  |  |  |
|         | SG4_THRS[31:24]   | -                    | -                          | -        | -         | -                | -                 | -                                                                                                                                                                   | -                         |  |  |  |
|         | SG4_THRS[23:16]   | -                    | _                          | _        | _         | -                | _                 | _                                                                                                                                                                   | _                         |  |  |  |
| 0x74    | SG4_THRS[15:8]    | -                    | _                          | _        | _         | _                | _                 |                                                                                                                                                                     | sg4_filt_<br>en           |  |  |  |
|         | SG4_THRS[7:0]     |                      |                            |          | SG4_TH    | HRS[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |
|         | SG4_RESULT[31:24] | -                    | -                          | -        | -         | -                | -                 | -                                                                                                                                                                   | -                         |  |  |  |
| 0x75    | SG4_RESULT[23:16] | -                    | -                          | -        | -         | -                | -                 | -                                                                                                                                                                   | -                         |  |  |  |
| 0875    | SG4_RESULT[15:8]  | -                    | -                          | -        | -         | -                | -                 | SG4_RE                                                                                                                                                              | SULT[9:8]                 |  |  |  |
|         | SG4_RESULT[7:0]   |                      |                            |          | SG4_RE    | SULT[7:0]        |                   |                                                                                                                                                                     |                           |  |  |  |
|         | SG4_IND[31:24]    |                      |                            |          | SG4_IN    | D_3[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |
| 0.76    | SG4_IND[23:16]    |                      |                            |          | SG4_IN    | D_2[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |
| 0x76    | SG4_IND[15:8]     |                      |                            |          | SG4_IN    | D_1[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |
|         | SG4_IND[7:0]      |                      |                            |          | SG4_IN    | D_0[7:0]         |                   |                                                                                                                                                                     |                           |  |  |  |

### **Register Details**

### GCONF (0x0)

**Global Configuration Flags** 

| BIT                  | 31          | 30                             | 29                 | 28                 |      | 27                                                                                         | 26                                                                                                                                                                                             | 25                                                                                                                                         | 24                                                                                   |  |
|----------------------|-------------|--------------------------------|--------------------|--------------------|------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|
| Field                | _           | _                              | _                  | _                  |      | _                                                                                          | _                                                                                                                                                                                              | _                                                                                                                                          | _                                                                                    |  |
| Reset                | _           | _                              | _                  | _                  |      | _                                                                                          | _                                                                                                                                                                                              | _                                                                                                                                          | _                                                                                    |  |
| Access<br>Type       | _           | _                              | _                  | _                  |      | _                                                                                          | _                                                                                                                                                                                              | _                                                                                                                                          | _                                                                                    |  |
| BIT                  | 23          | 22                             | 21                 | 20                 |      | 19                                                                                         | 18                                                                                                                                                                                             | 17                                                                                                                                         | 16                                                                                   |  |
| Field                | _           | _                              | _                  | _                  |      | _                                                                                          | _                                                                                                                                                                                              | _                                                                                                                                          | direct_mode                                                                          |  |
| Reset                | _           | _                              | _                  | _                  |      | _                                                                                          | _                                                                                                                                                                                              | _                                                                                                                                          | <br>0x0                                                                              |  |
| Access<br>Type       | -           | -                              | -                  | -                  |      | _                                                                                          | -                                                                                                                                                                                              | _                                                                                                                                          | Write, Read                                                                          |  |
| BIT                  | 15          | 14                             | 13                 | 12                 |      | 11                                                                                         | 10                                                                                                                                                                                             | 9                                                                                                                                          | 8                                                                                    |  |
| Field                | stop_enable | small_hyste<br>resis           | diag1_push<br>pull | diag0_push<br>pull |      | _                                                                                          | diag1_onsta<br>te                                                                                                                                                                              | diag1_index                                                                                                                                | diag1_stall                                                                          |  |
| Reset                | 0x0         | 0x0                            | 0x0                | 0x0                |      | _                                                                                          | 0x0                                                                                                                                                                                            | 0x0                                                                                                                                        | 0x0                                                                                  |  |
| Access<br>Type       | Write, Read | Write, Read                    | Write, Read        | Write, Read        |      | _                                                                                          | Write, Read                                                                                                                                                                                    | Write, Read                                                                                                                                | Write, Read                                                                          |  |
| BIT                  | 7           | 6                              | 5                  | 4                  |      | 3                                                                                          | 2                                                                                                                                                                                              | 1                                                                                                                                          | 0                                                                                    |  |
| Field                | diag0_stall | diag0_otpw                     | diag0_error        | shaft              | mul  | tistep_fil<br>t                                                                            | en_pwm_m<br>ode                                                                                                                                                                                | fast_standst<br>ill                                                                                                                        | -                                                                                    |  |
| Reset                | 0x0         | 0x0                            | 0x0                | 0x0                |      | 0x1                                                                                        | 0x0                                                                                                                                                                                            | 0x0                                                                                                                                        | _                                                                                    |  |
| Access<br>Type       | Write, Read | Write, Read                    | Write, Read        | Write, Read        | Writ | te, Read                                                                                   | e, Read Write, Read Wri                                                                                                                                                                        |                                                                                                                                            | _                                                                                    |  |
| BITFIELD             | BITS        |                                | DESCRIPT           | ION                |      | DECODE                                                                                     |                                                                                                                                                                                                |                                                                                                                                            |                                                                                      |  |
| direct_mode          | 16          | Enable direc<br>serial interfa |                    | current control    | via  | 0x1: Mo<br>program<br>DIREC7<br>current (<br>this mod<br>Velocity<br>is not av<br>StealthC | rmal operation<br>tor coil currents<br>med via serial<br><u>MODE</u> (0x2D<br>(bits 80) and c<br>le, the current i<br>based current<br>vailable in this r<br>Chop2 current r<br>per motor velo | interface: Regi<br>) specifies sigr<br>coil B current (b<br>s scaled by <i>IH</i><br>regulation of S<br>node. The auto<br>egulation will w | ster<br>ned coil A<br>bits 2416). In<br><i>OLD</i> setting.<br>tealthChop2<br>bmatic |  |
| stop_enable          | 15          | Motor hard s                   | stop function er   | nable.             |      | 0x1: Em<br>when tie                                                                        | rmal operation<br>lergency stop: l<br>ed high (no step<br>cer, motor goes                                                                                                                      | os become exe                                                                                                                              | cuted by the                                                                         |  |
| small_hyster<br>esis | 14          |                                |                    |                    |      | 16                                                                                         | steresis for step                                                                                                                                                                              |                                                                                                                                            |                                                                                      |  |
| diag1_pushp<br>ull   | 13          | DIAG1 outp                     | ut type configu    | ration.            |      |                                                                                            | AG1 is open col<br>able DIAG1 put                                                                                                                                                              |                                                                                                                                            |                                                                                      |  |
| diag0_pushp<br>ull   | 12          | DIAG0 outp                     | ut type configu    | ration.            |      | low)                                                                                       | AG0_SW is ope<br>able DIAG0_SN                                                                                                                                                                 |                                                                                                                                            | · ·                                                                                  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD          | BITS | DESCRIPTION                                                                                                       | DECODE                                                                                                                                                                                                     |
|-------------------|------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| diag1_onstat<br>e | 10   | DIAG1 output configuration.                                                                                       | 0x0: Disable DIAG1active on chopper on.<br>0x1: <i>diag1_onstate</i><br>Enable DIAG1 active when chopper is on (for the<br>coil which is in the second half of the fullstep)                               |
| diag1_index       | 9    | DIAG1 output configuration.                                                                                       | 0x0: Disable DIAG1 active on index position.<br>0x1: <i>diag1_index</i><br>Enable DIAG1 active on index position (microstep<br>look up table position 0)                                                   |
| diag1_stall       | 8    | DIAG1 output configuration.                                                                                       | 0x0: <i>diag1_stall</i><br>Motor stall not indicated at DIAG1<br>0x1: <i>diag1_stall</i><br>Enable DIAG1 active on motor stall (set<br><i>TCOOLTHRS</i> before using this feature)                         |
| diag0_stall       | 7    | DIAG0 output configuration.                                                                                       | 0x0: <i>diag0_stall</i><br>Motor stall not indicated at DIAG0<br>0x1: <i>diag0_stall</i><br>Enable DIAG0 active on motor stall (set<br><i>TCOOLTHRS</i> before using this feature)                         |
| diag0_otpw        | 6    | DIAG0 output configuration.                                                                                       | 0x0: Disable DIAG0 active on driver over<br>temperature prewarning<br>0x1: Enable DIAG0 active on driver over<br>temperature prewarning ( <i>otpw</i> )                                                    |
| diag0_error       | 5    | DIAG0 output configuration.<br>DIAG0 always shows the reset-status, i.e. is<br>active low during reset condition. | 0x0: Disable DIAG0 active on driver errors.<br>0x1: Enable DIAG0 active on driver errors:<br>Over temperature ( <i>ot</i> ), short to GND<br>( <i>s2g</i> ), undervoltage chargepump ( <i>uv_cp</i> )      |
| shaft             | 4    | Change motor direction / direction sign                                                                           | 0x0: Default motor direction<br>0x1: Inverse motor direction                                                                                                                                               |
| multistep_filt    | 3    | Enable step input filtering for StealthChop2                                                                      | 0x0: no StealthChop2<br>0x1: StealthChop2 voltage PWM mode enabled<br>(depending on velocity thresholds). Switch from off<br>to on state while in stand-still and at IHOLD=<br>nominal IRUN current, only. |
| en_pwm_mo<br>de   | 2    | Enable the StealthChop2 mode                                                                                      | 0x0: no StealthChop2<br>0x1: StealthChop2 voltage PWM mode enabled<br>(depending on velocity thresholds). Switch from off<br>to on state while in stand-still and at IHOLD=<br>nominal IRUN current, only. |
| fast_standstill   | 1    | Timeout for step execution until standstill detection                                                             | 0x0: Normal time: 2^20 clocks<br>0x1: Short time: 2^18 clocks                                                                                                                                              |

### <u>GSTAT (0x1)</u>

### Global Status Flags

(Re-Write with '1' bit to clear respective flags)

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----------------|----|----|----|----|----|----|----|----|
| Field          | -  | _  | -  | -  | -  | -  | _  | -  |
| Reset          | -  | -  | -  | -  | -  | -  | -  | -  |
| Access<br>Type | _  | -  | -  | _  | -  | -  | -  | -  |

| BIT                | 23   | 22             | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20                                                        |      | 19                    | 18                                                 | 17                                           | 16                            |  |
|--------------------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|-----------------------|----------------------------------------------------|----------------------------------------------|-------------------------------|--|
| Field              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                         |      | -                     | _                                                  | _                                            | _                             |  |
| Reset              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                         |      | _                     | _                                                  | -                                            | -                             |  |
| Access<br>Type     | -    | -              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                         |      | _                     | -                                                  | -                                            | -                             |  |
| BIT                | 15   | 14             | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12                                                        |      | 11                    | 10                                                 | 9                                            | 8                             |  |
| Field              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                         |      | _                     | _                                                  | _                                            | _                             |  |
| Reset              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                         |      | _                     | _                                                  | _                                            | _                             |  |
| Access<br>Type     | -    | -              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                         |      | _                     | -                                                  | _                                            | -                             |  |
| BIT                | 7    | 6              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                         |      | 3                     | 2                                                  | 1                                            | 0                             |  |
| Field              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | vm_uvlo                                                   | regi | ster_res<br>et        | uv_cp                                              | drv_err                                      | reset                         |  |
| Reset              | _    | _              | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x1                                                       |      | 0x1                   | 0x1                                                | 0x0                                          | 0x1                           |  |
| Access<br>Type     | -    | _              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Write 1 to<br>Clear, Read                                 |      | rite 1 to<br>ar, Read | Write 1 to<br>Clear, Read                          | Write 1 to<br>Clear, Read                    | Write 1 to<br>Clear, Read     |  |
| BITFIELD           | BITS |                | DESCRIPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ION                                                       |      |                       | DECODE                                             |                                              |                               |  |
| vm_uvlo            | 4    | reset. (Hint:  | will be active a ter bootup to d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | cured since las<br>ifter initial bootu<br>etect fault whe | Jp.  |                       |                                                    |                                              |                               |  |
| register_rese<br>t | 3    |                | otup to detect r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ial bootup. Clea<br>egmap reset w                         |      | 0x1: Ind              | mal operation<br>icates that the<br>ters have been | registermap ha                               | s been reset.<br>et values.   |  |
| uv_cp              | 2    | (Hint: will be | active after ini otup to detect f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | e condition flag<br>tial bootup. Cle<br>ault when devi    | ar   | 0x1: Ind<br>pump. T   |                                                    | rvoltage on the abled during ui information. |                               |  |
| drv_err            | 1    | Driver error   | Driver error flag Driver error flag Driver error flag Driver arror flag Driver error |                                                           |      |                       |                                                    |                                              | t detection.<br>flag can only |  |
| reset              | 0    | bootup. Clea   | Hint: will be act<br>ar flag after boo<br>reset during op                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | otup to detect                                            |      |                       | mal operation icates that the                      | IC has been re                               | set.                          |  |

#### IFCNT (0x2)

Interface transmission counter.

This register becomes incremented with each successful UART interface write access. It can be read out to check the serial transmission for lost data. Read accesses do not change the content. Disabled in SPI operation. The counter wraps around from 255 to 0.

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----------------|----|----|----|----|----|----|----|----|
| Field          | -  | -  | -  | -  | -  | -  | _  | -  |
| Reset          | -  | -  | -  | -  | -  | -  | -  | -  |
| Access<br>Type | -  | -  | -  | -  | -  | -  | -  | _  |

| BIT            | 23 | 22                 | 21          | 20                                                                                                                                                                                                                                                                                          | 19      | 18 | 17 | 16 |  |
|----------------|----|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----|----|----|--|
| Field          | -  | -                  | -           | _                                                                                                                                                                                                                                                                                           | -       | -  | -  | -  |  |
| Reset          | -  | -                  | -           | -                                                                                                                                                                                                                                                                                           | -       | -  | -  | -  |  |
| Access<br>Type | _  | _                  | _           | _                                                                                                                                                                                                                                                                                           | -       | -  | -  | _  |  |
| BIT            | 15 | 14                 | 13          | 12                                                                                                                                                                                                                                                                                          | 11      | 10 | 9  | 8  |  |
| Field          | _  | _                  | _           | _                                                                                                                                                                                                                                                                                           | _       | -  | _  | -  |  |
| Reset          | -  | -                  | _           | -                                                                                                                                                                                                                                                                                           | -       | -  | -  | -  |  |
| Access<br>Type | _  | _                  | _           | _                                                                                                                                                                                                                                                                                           | -       | -  | -  | _  |  |
| BIT            | 7  | 6                  | 5           | 4                                                                                                                                                                                                                                                                                           | 3       | 2  | 1  | 0  |  |
| Field          |    |                    |             | IFCN                                                                                                                                                                                                                                                                                        | IT[7:0] | •  | •  |    |  |
| Reset          |    |                    |             | 0                                                                                                                                                                                                                                                                                           | x0      |    |    |    |  |
| Access<br>Type |    |                    |             | Read                                                                                                                                                                                                                                                                                        | d Only  |    |    |    |  |
| BITFIE         | LD | D BITS DESCRIPTION |             |                                                                                                                                                                                                                                                                                             |         |    |    |    |  |
| IFCNT          |    | 7:0                | suc<br>tran | Interface transmission counter. This register becomes incremented with e successful UART interface write access. It can be read out to check the su transmission for lost data. Read accesses do not change the content. Disabled in SPI operation. The counter wraps around from 255 to 0. |         |    |    |    |  |

### NODECONF (0x3)

| BIT            | 31 | 30 | 29 | 28     | 27       | 26    | 25        | 24 |
|----------------|----|----|----|--------|----------|-------|-----------|----|
| Field          | -  | -  | -  | -      | _        | _     | -         | -  |
| Reset          | _  | _  | -  | -      | _        | _     | -         | -  |
| Access<br>Type | -  | -  | _  | -      | _        | -     | -         | _  |
| BIT            | 23 | 22 | 21 | 20     | 19       | 18    | 17        | 16 |
| Field          | _  | _  | -  | _      | _        | -     | -         | -  |
| Reset          | _  | -  | -  | -      | _        | -     | -         | -  |
| Access<br>Type | -  | -  | _  | _      | _        | -     | -         | _  |
| BIT            | 15 | 14 | 13 | 12     | 11       | 10    | 9         | 8  |
| Field          | _  | _  | -  | _      |          | SENDD | ELAY[3:0] |    |
| Reset          | -  | _  | -  | _      |          | 0     | x0        |    |
| Access<br>Type | -  | -  | _  | -      |          | Write | , Read    |    |
| BIT            | 7  | 6  | 5  | 4      | 3        | 2     | 1         | 0  |
| Field          |    | 1  |    | NODEA  | DDR[7:0] |       |           |    |
| Reset          |    |    |    | 0      | x0       |       |           |    |
| Access<br>Type |    |    |    | Write, | Read     |       |           |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                           | DECODE                                                                                                                                                                                                                        |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SENDDELAY | 11:8 | SWUART Node Configuration                                                                                                                                                                                                                                                                                             | 0x0: 8 bit times (not allowed with multiple nodes)<br>0x2: 3 x 8 bit times<br>0x4: 5 x 8 bit times<br>0x6: 7 x 8 bit times<br>0x8: 9 x 8 bit times<br>0xA: 11 x 8 bit times<br>0xC: 13 x 8 bit times<br>0xE: 15 x 8 bit times |
| NODEADDR  | 7:0  | NODEADDR:These eight bits set the address of unit for the<br>UART interface. The address becomes<br>incremented by one up to seven as defined<br>by SDI, SCK, CSN.CSN, SCK, SDI<br>000: +0<br>001: +1<br>010: +2<br>011: +3<br>100: +4<br>101: +5<br>110: +6<br>111: +7<br>Range: 0-254 (do not increment beyond 254) |                                                                                                                                                                                                                               |

### <u>IOIN (0x4)</u>

#### Reads the state of all input pins available and returns IC revision in highest byte

| BIT            | 31        | 30        | 29              | 28          | 27             | 26             | 25           | 24        |  |
|----------------|-----------|-----------|-----------------|-------------|----------------|----------------|--------------|-----------|--|
| Field          |           |           |                 | VERSI       | ON[7:0]        |                |              |           |  |
| Reset          |           |           |                 |             |                |                |              |           |  |
| Access<br>Type |           |           |                 | Read        | l Only         |                |              |           |  |
| BIT            | 23        | 22        | 21              | 20          | 19             | 18             | 17           | 16        |  |
| Field          | -         | -         | -               | _           | _              | S              | ILICON_RV[2: | 0]        |  |
| Reset          | -         | -         | -               | _           | _              |                | 0x0          |           |  |
| Access<br>Type | -         | _         | _               | _           | _              | Read Only      |              |           |  |
| BIT            | 15        | 14        | 13              | 12          | 11             | 10             | 9            | 8         |  |
| Field          | ADC_ERR   | EXT_CLK   | EXT_RES_<br>DET | OUTPUT      | COMP_B1_<br>B2 | COMP_A1_<br>A2 | COMP_B       | COMP_A    |  |
| Reset          | 0x0       | 0x0       | 0x0             | 0x1         | 0x0            | 0x0            | 0x0          | 0x0       |  |
| Access<br>Type | Read Only | Read Only | Read Only       | Write, Read | Read Only      | Read Only      | Read Only    | Read Only |  |
| BIT            | 7         | 6         | 5               | 4           | 3              | 2              | 1            | 0         |  |
| Field          | reserved  | UART_EN   | ENCN            | DRV_ENN     | ENCA           | ENCB           | DIR          | STEP      |  |
| Reset          |           | 0x0       |                 | 0x0         | 0x0            | 0x0            | 0x0          | 0x0       |  |
| Access<br>Type | Read Only | Read Only | Read Only       | Read Only   | Read Only      | Read Only      | Read Only    | Read Only |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD    | BITS  | DESCRIPTION                                                                                                                                                                                                                                                 |
|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VERSION     | 31:24 | 0x40 = first version of the IC<br>Identical numbers mean full digital compatibility.                                                                                                                                                                        |
| SILICON_RV  | 18:16 | Silicon revision number                                                                                                                                                                                                                                     |
| ADC_ERR     | 15    | 1: Signals that the ADC is not working correctly. Do not utilize ADC-features.                                                                                                                                                                              |
|             | 14    | 0: The internal oscillator is used for generating the clock-signal (12.5 MHz).                                                                                                                                                                              |
| EXT_CLK     | 14    | 1: The external oscillator is used for generating the clock-signal.                                                                                                                                                                                         |
| EXT_RES_DET | 13    | 1: External resistor between REF and GND<br>0: No external resistor detected                                                                                                                                                                                |
| OUTPUT      | 12    | Output polarity of SDO pin when UART is enabled via pin UART_EN. Its main<br>purpose it to use SDO as NAO next address output signal for chain<br>addressing of multiple ICs. Attention: Reset Value is 1 for use as NAO to next<br>IC in single wire chain |
| COMP_B1_B2  | 11    | COMP_B1_B2 (StallGuard4 comparator B, for IC test)                                                                                                                                                                                                          |
| COMP_A1_A2  | 10    | COMP_A1_A2 (StallGuard4 comparator A, for IC test)                                                                                                                                                                                                          |
| COMP_B      | 9     | COMP_B (chopper comparator B, for IC test)                                                                                                                                                                                                                  |
| COMP_A      | 8     | COMP_A (chopper comparator A, for IC test)                                                                                                                                                                                                                  |
| reserved    | 7     |                                                                                                                                                                                                                                                             |
| UART_EN     | 6     | 1 = UART interface is enabled                                                                                                                                                                                                                               |
| ENCN        | 5     | N-channel state                                                                                                                                                                                                                                             |
| DRV_ENN     | 4     | Driver disabled/enabled state.                                                                                                                                                                                                                              |
| ENCA        | 3     | A-channel state                                                                                                                                                                                                                                             |
| ENCB        | 2     | B-channel state                                                                                                                                                                                                                                             |
| DIR         | 1     |                                                                                                                                                                                                                                                             |
| STEP        | 0     |                                                                                                                                                                                                                                                             |

#### DRV\_CONF (0xA)

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----------------|----|----|----|----|----|----|----|----|
| Field          | -  | _  | _  | _  | _  | _  | _  | _  |
| Reset          | _  | _  | _  | _  | _  | _  | _  | _  |
| Access<br>Type | -  | _  | -  | _  | -  | _  | _  | -  |
| BIT            | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| Field          | _  | _  | -  | _  | -  | -  | _  | _  |
| Reset          | _  | _  | _  | _  | _  | -  | _  | _  |
| Access<br>Type | -  | _  | -  | _  | -  | -  | _  | -  |
| BIT            | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| Field          | _  | _  | -  | _  | -  | -  | _  | _  |
| Reset          | _  | -  | -  | -  | -  | -  | -  | -  |
| Access<br>Type | -  | _  | -  | -  | -  | -  | _  | -  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT               | 7    | 6                           | 5 4                                                  |                                                                              |           | 3                                        | 2                                                            | 1        | 0          |  |  |
|-------------------|------|-----------------------------|------------------------------------------------------|------------------------------------------------------------------------------|-----------|------------------------------------------|--------------------------------------------------------------|----------|------------|--|--|
| Field             | -    | _                           | SLOPE_CONTROL[1:0]                                   |                                                                              |           | -                                        | _                                                            | CURRENT_ | RANGE[1:0] |  |  |
| Reset             | -    | _                           | 0:                                                   | x0                                                                           |           | -                                        | _                                                            | 0>       | k0         |  |  |
| Access<br>Type    | -    | -                           | Write, Read                                          |                                                                              | _         | _                                        | Write,                                                       | Read     |            |  |  |
| BITFIELD          | BITS |                             | DESCRIPT                                             | ION                                                                          | DN DECODE |                                          |                                                              |          |            |  |  |
| SLOPE_CO<br>NTROL | 5:4  | Slope Contr                 | Slope Control Setting                                |                                                                              |           |                                          | 0x0: 100V/µs<br>0x1: 200V/µs<br>0x2: 400V/µs<br>0x3: 800V/µs |          |            |  |  |
| CURRENT_<br>RANGE | 1:0  | drivers RDS<br>current rang | on current sen<br>e. Select the lo<br>ent precision. | adaptation of th<br>sing to the moto<br>west fitting ran<br>The value is the | or<br>ge  | 0x0: 1A<br>0x1: 2A<br>0x2: 3A<br>0x3: 3A |                                                              |          |            |  |  |

#### **GLOBAL SCALER (0xB)**

| BIT            | 31 | 30 | 29 | 28      | 27         | 26 | 25 | 24 |
|----------------|----|----|----|---------|------------|----|----|----|
| Field          | -  | -  | _  | -       | _          | _  | -  | -  |
| Reset          | -  | -  | -  | -       | _          | _  | -  | -  |
| Access<br>Type | _  | _  | -  | -       | -          | _  | -  | _  |
| BIT            | 23 | 22 | 21 | 20      | 19         | 18 | 17 | 16 |
| Field          | _  | _  | -  | _       | -          | _  | -  | _  |
| Reset          | -  | _  | _  | -       | _          | _  | -  | _  |
| Access<br>Type | -  | _  | -  | -       | -          | -  | -  | _  |
| BIT            | 15 | 14 | 13 | 12      | 11         | 10 | 9  | 8  |
| Field          | _  | _  | -  | _       | -          | _  | -  | _  |
| Reset          | -  | _  | _  | -       | _          | _  | -  | _  |
| Access<br>Type | _  | _  | -  | -       | -          | -  | -  | _  |
| BIT            | 7  | 6  | 5  | 4       | 3          | 2  | 1  | 0  |
| Field          |    |    | 1  | GLOBALS | CALER[7:0] | 1  |    |    |
| Reset          |    |    |    | 0:      | k0         |    |    |    |
| Access<br>Type |    |    |    | Write,  | Read       |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|              |      | Global scaling of Motor current. This value is multiplied to the current scaling<br>in order to adapt a drive to a certain motor type. This value should be chosen<br>before tuning other settings, because it also influences chopper hysteresis.<br>This value is just intended for finetuning the motor current. |  |  |  |  |  |
| GLOBALSCALER | 7:0  | 0: Full Scale (or write 256)<br>1 31: Not allowed for operation<br>32 255: 32/256 255/256 of maximum current.<br><i>Hint:</i> Values >128 recommended for best results                                                                                                                                              |  |  |  |  |  |

### IHOLD\_IRUN (0x10)

| BIT            | 31 | 30    | 29    | 28                | 27                              | 26                                    | 25        | 24 |  |  |
|----------------|----|-------|-------|-------------------|---------------------------------|---------------------------------------|-----------|----|--|--|
| Field          | -  | _     | _     | -                 | IRUNDELAY[3:0]                  |                                       | 4         |    |  |  |
| Reset          | -  | _     | -     | -                 |                                 | 0:                                    | x4        |    |  |  |
| Access<br>Type | -  | _     | _     | -                 | Write, Read                     |                                       |           |    |  |  |
| BIT            | 23 | 22    | 21    | 20                | 19 18 17 16                     |                                       |           |    |  |  |
| Field          | -  | _     | _     | _                 |                                 | IHOLDDE                               | ELAY[3:0] | 1  |  |  |
| Reset          | _  | -     | _     | -                 |                                 | 0:                                    | x1        |    |  |  |
| Access<br>Type | -  | _     | _     | -                 |                                 | Write,                                | Read      |    |  |  |
| BIT            | 15 | 14    | 13    | 12                | 11                              | 10                                    | 9         | 8  |  |  |
| Field          | _  | -     | _     |                   |                                 | IRUN[4:0]                             |           |    |  |  |
| Reset          | -  | -     | _     |                   |                                 | 0b11111                               |           |    |  |  |
| Access<br>Type | -  | _     | _     |                   | Write, Read                     |                                       |           |    |  |  |
| BIT            | 7  | 6     | 5     | 4                 | 3                               | 2                                     | 1         | 0  |  |  |
| Field          | -  | _     | _     |                   | 4                               | IHOLD[4:0]                            |           | 4  |  |  |
| Reset          | _  | -     | _     |                   |                                 | 0b01000                               |           |    |  |  |
| Access<br>Type | -  | _     | _     |                   |                                 | Write, Read                           |           |    |  |  |
| BITFIE         | LD | BITS  |       |                   | DE                              | SCRIPTION                             |           |    |  |  |
| IRUNDELAY      |    | 27:24 | 0: ir |                   | 115: Delay                      | es for motor pow<br>per current incre |           |    |  |  |
| IHOLDDELAY     | ,  | 19:16 | soor  |                   |                                 |                                       |           |    |  |  |
| IRUN           |    | 12:8  | Hint: | or run current (0 | )=1/3231=32<br>e resistors in a |                                       |           |    |  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                         |  |  |  |  |  |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| IHOLD    | 4:0  | Standstill current (0=1/3231=32/32)<br>In combination with StealthChop2 mode, setting <i>IHOLD</i> =0 allows to choose<br>freewheeling or coil short circuit for motor stand still. |  |  |  |  |  |

### TPOWERDOWN (0x11)

| BIT            | 31 | 30   | 29                       | 28                                                                                                                                                                                                                                                                                                                                    | 27        | 26        | 25 | 24 |  |  |
|----------------|----|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|----|----|--|--|
| Field          | _  | _    | _                        | _                                                                                                                                                                                                                                                                                                                                     | _         | _         | _  | _  |  |  |
| Reset          | _  | _    | _                        | _                                                                                                                                                                                                                                                                                                                                     | _         | _         | _  | _  |  |  |
| Access<br>Type | -  | -    | -                        | -                                                                                                                                                                                                                                                                                                                                     | -         | -         | -  | -  |  |  |
| BIT            | 23 | 22   | 21                       | 20                                                                                                                                                                                                                                                                                                                                    | 19        | 18        | 17 | 16 |  |  |
| Field          | _  | -    | _                        | -                                                                                                                                                                                                                                                                                                                                     | _         | -         | _  | -  |  |  |
| Reset          | _  | -    | _                        | -                                                                                                                                                                                                                                                                                                                                     | _         | -         | -  | -  |  |  |
| Access<br>Type | _  | -    | _                        | -                                                                                                                                                                                                                                                                                                                                     | -         | -         | -  | -  |  |  |
| BIT            | 15 | 14   | 13                       | 12                                                                                                                                                                                                                                                                                                                                    | 11        | 10        | 9  | 8  |  |  |
| Field          | _  | _    | -                        | _                                                                                                                                                                                                                                                                                                                                     | -         | -         | _  | -  |  |  |
| Reset          | _  | _    | -                        | -                                                                                                                                                                                                                                                                                                                                     | -         | -         | _  | -  |  |  |
| Access<br>Type | _  | -    | _                        | -                                                                                                                                                                                                                                                                                                                                     | -         | -         | -  | -  |  |  |
| BIT            | 7  | 6    | 5                        | 4                                                                                                                                                                                                                                                                                                                                     | 3         | 2         | 1  | 0  |  |  |
| Field          |    |      |                          | TPOWER                                                                                                                                                                                                                                                                                                                                | DOWN[7:0] |           |    |    |  |  |
| Reset          |    |      |                          | 0                                                                                                                                                                                                                                                                                                                                     | хА        |           |    |    |  |  |
| Access<br>Type |    |      |                          | Write                                                                                                                                                                                                                                                                                                                                 | , Read    |           |    |    |  |  |
| BITFIE         | LD | BITS |                          |                                                                                                                                                                                                                                                                                                                                       | DE        | SCRIPTION |    |    |  |  |
| TPOWERDOWN 7:0 |    |      | MO<br>Atte<br>Ste<br>Res | TPOWERDOWN sets the delay time after stand still ( <i>stst</i> ) of the motor to motor current power down. Time range is about 0 to 4 seconds.         Attention: A minimum setting of 2 is required to allow automatic tuning of StealthChop2 PWM_OFFS_AUTO.         Reset Default = 10         0((2^8) - 1) x 2^18 t <sub>CLK</sub> |           |           |    |    |  |  |

#### TSTEP (0x12)

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----------------|----|----|----|----|----|----|----|----|
| Field          | -  | -  | -  | -  | -  | -  | -  | -  |
| Reset          | -  | -  | -  | -  | -  | -  | -  | -  |
| Access<br>Type | -  | -  | -  | -  | -  | -  | -  | -  |

| BIT            | 23 | 22              | 21                                                                                                   | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19           | 18        | 17     | 16 |  |  |  |  |  |
|----------------|----|-----------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|--------|----|--|--|--|--|--|
| Field          | _  | _               | _                                                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TSTEP[19:16] |           |        |    |  |  |  |  |  |
| Reset          | _  | _               | _                                                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0          |           |        |    |  |  |  |  |  |
| Access<br>Type | -  | -               | _                                                                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | Rea       | d Only |    |  |  |  |  |  |
| BIT            | 15 | 14              | 13                                                                                                   | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11           | 10        | 9      | 8  |  |  |  |  |  |
| Field          |    |                 |                                                                                                      | TSTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P[15:8]      |           |        |    |  |  |  |  |  |
| Reset          |    | 0x0             |                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |           |        |    |  |  |  |  |  |
| Access<br>Type |    | Read Only       |                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |           |        |    |  |  |  |  |  |
| BIT            | 7  | 7 6 5 4 3 2 1 0 |                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |           |        |    |  |  |  |  |  |
| Field          |    | TSTEP[7:0]      |                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |           |        |    |  |  |  |  |  |
| Reset          |    |                 |                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | x0           |           |        |    |  |  |  |  |  |
| Access<br>Type |    |                 |                                                                                                      | Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | d Only       |           |        |    |  |  |  |  |  |
| BITFIE         | LD | BITS            |                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DE           | SCRIPTION |        |    |  |  |  |  |  |
| TSTEP          |    | 19:0            | inpu<br>ove<br>All <sup>-</sup><br>con<br><i>sma</i><br>( <i>Tx.</i><br>( <i>Tx.</i><br>valu<br>This | <ul> <li>Actual measured time between two 1/256 microsteps derived from the step input frequency in units of 1/fCLK. Measured value is (2^20)-1 in case of overflow or stand still.</li> <li>All TSTEP related thresholds use a hysteresis of 1/16 of the compare value compensate for jitter in the clock or the step frequency. The flag <i>small_hysteresis</i> modifies the hysteresis to a smaller value of 1/32. (<i>Txxx x</i> 15/16) - 1 or (<i>Txxx x</i> 31/32) - 1 is used as a second compare value for each comparison value.</li> <li>This means, that the lower switching velocity equals the calculated setting but the upper switching velocity is higher as defined by the hysteresis setting</li> </ul> |              |           |        |    |  |  |  |  |  |

### TPWMTHRS (0x13)

| BIT            | 31 | 30          | 29 | 28     | 27              | 26     | 25   | 24 |  |  |  |
|----------------|----|-------------|----|--------|-----------------|--------|------|----|--|--|--|
| Field          | -  | -           | _  | -      | _               | -      | _    | _  |  |  |  |
| Reset          | _  | -           | _  | -      | -               | -      | -    | _  |  |  |  |
| Access<br>Type | _  | -           | _  | _      | _               | -      | _    | -  |  |  |  |
| BIT            | 23 | 22          | 21 | 20     | 19              | 18     | 17   | 16 |  |  |  |
| Field          | _  | -           | _  | _      | TPWMTHRS[19:16] |        |      |    |  |  |  |
| Reset          | _  | -           | _  | _      | 0x0             |        |      |    |  |  |  |
| Access<br>Type | _  | -           | -  | _      |                 | Write, | Read |    |  |  |  |
| BIT            | 15 | 14          | 13 | 12     | 11              | 10     | 9    | 8  |  |  |  |
| Field          |    |             |    | TPWMTH | IRS[15:8]       |        |      |    |  |  |  |
| Reset          |    | 0x0         |    |        |                 |        |      |    |  |  |  |
| Access<br>Type |    | Write, Read |    |        |                 |        |      |    |  |  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT            | 7                                                                                                                                              | 6           | 5 | 4     | 3        | 2         | 1 | 0 |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|-------|----------|-----------|---|---|--|--|--|
| Field          |                                                                                                                                                |             |   | TPWMT | HRS[7:0] |           |   |   |  |  |  |
| Reset          |                                                                                                                                                |             |   | 0>    | (O       |           |   |   |  |  |  |
| Access<br>Type |                                                                                                                                                | Write, Read |   |       |          |           |   |   |  |  |  |
| BITFIEI        | D                                                                                                                                              | BITS        |   |       | DE       | SCRIPTION |   |   |  |  |  |
| TPWMTHRS       | 19:0This is the upper velocity for StealthChop2 voltage PWM mode.<br>$TSTEP \ge TPWMTHRS$<br>• StealthChop2 PWM mode is enabled, if configured |             |   |       |          |           |   |   |  |  |  |

### TCOOLTHRS (0x14)

| BIT            | 31 | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 29 | 28     | 27       | 26        | 25         | 24 |  |  |
|----------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------|----------|-----------|------------|----|--|--|
| Field          |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |        |          |           |            |    |  |  |
| Reset          | _  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _  | _      | _        | _         | _          | _  |  |  |
| Access<br>Type | _  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _  | _      | _        | _         | _          | _  |  |  |
| BIT            | 23 | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 21 | 20     | 19       | 18        | 17         | 16 |  |  |
| Field          | -  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -  | -      |          | TCOOLTH   | HRS[19:16] | L  |  |  |
| Reset          | _  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _  | _      |          | 0         | x0         |    |  |  |
| Access<br>Type | _  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _  | _      |          | Write     | , Read     |    |  |  |
| BIT            | 15 | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9  | 8      |          |           |            |    |  |  |
| Field          |    | TCOOLTHRS[15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |        |          |           |            |    |  |  |
| Reset          |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    | 0:     | x0       |           |            |    |  |  |
| Access<br>Type |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    | Write, | Read     |           |            |    |  |  |
| BIT            | 7  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5  | 4      | 3        | 2         | 1          | 0  |  |  |
| Field          |    | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | TCOOLT | HRS[7:0] |           | •          |    |  |  |
| Reset          |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    | 0:     | x0       |           |            |    |  |  |
| Access<br>Type |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    | Write, | Read     |           |            |    |  |  |
| BITFIE         | LD | BITS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |        | DE       | SCRIPTION |            |    |  |  |
| TCOOLTHRS      |    | This is the lower threshold velocity for switching on smart energy Cod<br>and StallGuard feature. (unsigned)Set this parameter to disable CoolStep at low speeds, where it canno<br>reliably. The stall output signal become enabled when exceeding this<br>It becomes disabled again once the velocity falls below this threshold19:0 $TCOOLTHRS \ge TSTEP \ge THIGH$ :<br>• CoolStep is enabled, if configured $TCOOLTHRS \ge TSTEP$<br>• Stall output signal (DIAG0/1) is enabled, if configured |    |        |          |           |            |    |  |  |

#### THIGH (0x15)

|                |    |             | 1                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |           |          |            |  |  |  |
|----------------|----|-------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|----------|------------|--|--|--|
| BIT            | 31 | 30          | 29                    | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 27     | 26        | 25       | 24         |  |  |  |
| Field          | -  | -           | -                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -      | -         | -        | -          |  |  |  |
| Reset          | -  | -           | -                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -      | -         | -        | -          |  |  |  |
| Access<br>Type | _  | -           | _                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _      | -         | _        | -          |  |  |  |
| BIT            | 23 | 22          | 21                    | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19     | 18        | 17       | 16         |  |  |  |
| Field          | -  | -           | _                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | THIG      | H[19:16] | ι <b>μ</b> |  |  |  |
| Reset          | _  | _           | _                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | (         | 0x0      |            |  |  |  |
| Access<br>Type | -  | -           | _                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | Write     | e, Read  |            |  |  |  |
| BIT            | 15 | 14          | 13                    | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11     | 10        | 9        | 8          |  |  |  |
| Field          |    | THIGH[15:8] |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |           |          |            |  |  |  |
| Reset          |    |             |                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | x0     |           |          |            |  |  |  |
| Access<br>Type |    |             |                       | Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | , Read |           |          |            |  |  |  |
| BIT            | 7  | 6           | 5                     | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3      | 2         | 1        | 0          |  |  |  |
| Field          |    |             |                       | THIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | H[7:0] | ·         | ·        |            |  |  |  |
| Reset          |    |             |                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | x0     |           |          |            |  |  |  |
| Access<br>Type |    |             |                       | Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | , Read |           |          |            |  |  |  |
| BITFIE         | LD | BITS        |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DE     | SCRIPTION |          |            |  |  |  |
| THIGH          |    | 19:0        | c<br>T<br>V<br>n<br>7 | <ul> <li>This velocity setting allows velocity dependent switching into a different chopper mode and fullstepping to maximize torque. (unsigned)</li> <li>The stall detection feature becomes switched off for 2-3 electrical periods whenever passing <i>THIGH</i> threshold to compensate for the effect of switching modes.</li> <li><i>TSTEP</i> ≤ <i>THIGH</i>:</li> <li>CoolStep is disabled (motor runs with normal current scale)</li> <li>StealthChop2 voltage PWM mode is disabled</li> <li>If <i>vhighchm</i> is set, the chopper switches to <i>chm</i> = 1 with <i>TFD</i>=0 (constation off time with slow decay, only).</li> <li>If <i>vhighfs</i> is set, the motor operates in fullstep mode and the stall detection becomes switched over to fullstep mode stall detection.</li> </ul> |        |           |          |            |  |  |  |

### DIRECT\_MODE (0x2D)

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24                   |
|----------------|----|----|----|----|----|----|----|----------------------|
| Field          | -  | -  | -  | -  | -  | -  | -  | DIRECT_C<br>OIL_B[8] |
| Reset          | -  | _  | _  | _  | _  | _  | _  |                      |
| Access<br>Type | _  | -  | -  | _  | -  | -  | _  | Write, Read          |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT            | 23                          | 22                 | 21  | 20                | 19            | 18          | 17 | 16 |  |  |  |
|----------------|-----------------------------|--------------------|-----|-------------------|---------------|-------------|----|----|--|--|--|
| Field          |                             |                    |     | DIRECT_0          | COIL_B[7:0]   |             |    |    |  |  |  |
| Reset          |                             |                    |     |                   |               |             |    |    |  |  |  |
| Access<br>Type |                             |                    |     | Write             | , Read        |             |    |    |  |  |  |
| BIT            | 15                          | 14                 | 13  | 12                | 11            | 10          | 9  | 8  |  |  |  |
| Field          | _                           |                    |     |                   |               |             |    |    |  |  |  |
| Reset          | -                           | —                  | -   |                   |               |             |    |    |  |  |  |
| Access<br>Type | -                           | _                  | -   | -                 | -             | Write, Read |    |    |  |  |  |
| BIT            | 7                           | 6                  | 5   | 4                 | 3             | 2           | 1  | 0  |  |  |  |
| Field          |                             |                    |     | DIRECT_0          | COIL_A[7:0]   |             |    |    |  |  |  |
| Reset          |                             |                    |     |                   |               |             |    |    |  |  |  |
| Access<br>Type |                             |                    |     | Write             | , Read        |             |    |    |  |  |  |
| BITFIE         | LD                          | D BITS DESCRIPTION |     |                   |               |             |    |    |  |  |  |
|                | Р                           | 24.16              | Wh  | en direct mode i  | n GCONF is se | elected:    |    |    |  |  |  |
| DIRECT_COIL    | - <u></u> B                 | 24:16              | Sig | ned coil B currer | nt            |             |    |    |  |  |  |
| DIRECT_COIL    | ^                           | 8:0                | Wh  | en direct mode i  | n GCONF is se | elected:    |    |    |  |  |  |
|                | A 8:0 Signed coil A current |                    |     |                   |               |             |    |    |  |  |  |

#### ENCMODE (0x38)

| BIT            | 31       | 30         | 29          | 28          | 27          | 26                  | 25          | 24          |
|----------------|----------|------------|-------------|-------------|-------------|---------------------|-------------|-------------|
| Field          | _        | -          | _           | _           | -           | _                   | -           | _           |
| Reset          | _        | -          | -           | _           | _           | _                   | _           | _           |
| Access<br>Type | -        | _          | -           | -           | -           | -                   | -           | -           |
| BIT            | 23       | 22         | 21          | 20          | 19          | 18                  | 17          | 16          |
| Field          | _        | _          | _           | _           | _           | _                   | _           | _           |
| Reset          | -        | -          | -           | _           | _           | -                   | -           | _           |
| Access<br>Type | -        | -          | -           | -           | -           | -                   | -           | -           |
| BIT            | 15       | 14         | 13          | 12          | 11          | 10                  | 9           | 8           |
| Field          | -        | _          | -           | -           | -           | enc_sel_de<br>cimal | -           | clr_enc_x   |
| Reset          | _        | -          | _           | _           | -           | 0x0                 | -           | 0x0         |
| Access<br>Type | -        | -          | -           | -           | -           | Write, Read         | -           | Write, Read |
| BIT            | 7        | 6          | 5           | 4           | 3           | 2                   | 1           | 0           |
| Field          | pos_neg_ | _edge[1:0] | clr_once    | clr_cont    | ignore_AB   | pol_N               | pol_B       | pol_A       |
| Reset          | 0:       | x0         |             | 0x0         | 0x0         | 0x0                 | 0x0         | 0x0         |
| Access<br>Type | Write,   | , Read     | Write, Read | Write, Read | Write, Read | Write, Read         | Write, Read | Write, Read |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD            | BITS | DESCRIPTION                                | DECODE                                                                                                                                                                                                                                                  |
|---------------------|------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| enc_sel_deci<br>mal | 10   | Encoder prescaler mode selection           | 0x0: Encoder prescaler divisor binary mode:<br>Counts <i>ENC_CONST(fractional part)</i> /65536<br>0x1: Encoder prescaler divisor decimal mode:<br>Counts in <i>ENC_CONST(fractional part)</i> /10000                                                    |
| clr_enc_x           | 8    | Encoder latch configuration                | 0x0: Upon N event, <i>X_ENC</i> becomes latched to <i>ENC_LATCH</i> only 0x1: Latch and additionally clear encoder counter <i>X_ENC</i> at N-event                                                                                                      |
| pos_neg_edg<br>e    | 7:6  | N channel event sensitivity                | 0x0: N channel event is active during an active N<br>event level<br>0x1: N channel is valid upon active going N event<br>0x2: N channel is valid upon inactive going N event<br>0x3: N channel is valid upon active going and<br>inactive going N event |
| clr_once            | 5    | Position latch configuration               | 0x0: disabled<br>0x1: Latch or latch and clear X_ENC on the next N<br>event following the write access                                                                                                                                                  |
| clr_cont            | 4    | Position latch configuration               | 0x0: disabled<br>0x1: Always latch or latch and clear <i>X_ENC</i> upon<br>an N event (once per revolution, it is recommended<br>to combine this setting with edge sensitive N<br>event)                                                                |
| ignore_AB           | 3    | N event configuration                      | 0x0: An N event occurs only when polarities given<br>by<br><i>pol_N, pol_A</i> and <i>pol_B</i> match.<br>0x1: Ignore A and B polarity for N channel event                                                                                              |
| pol_N               | 2    | Defines active polarity of N               | 0x0: low active<br>0x1: high active                                                                                                                                                                                                                     |
| pol_B               | 1    | Required B polarity for an N channel event | 0x0: neg<br>0x1: pos                                                                                                                                                                                                                                    |
| pol_A               | 0    | Required A polarity for an N channel event | 0x0: neg<br>0x1: pos                                                                                                                                                                                                                                    |

#### X\_ENC (0x39)

| BIT            | 31          | 30           | 29 | 28    | 27      | 26 | 25 | 24 |  |  |  |  |
|----------------|-------------|--------------|----|-------|---------|----|----|----|--|--|--|--|
| Field          |             |              |    | X_EN  | [31:24] | •  |    |    |  |  |  |  |
| Reset          |             | 0x0          |    |       |         |    |    |    |  |  |  |  |
| Access<br>Type |             | Write, Read  |    |       |         |    |    |    |  |  |  |  |
| BIT            | 23          | 22           | 21 | 20    | 19      | 18 | 17 | 16 |  |  |  |  |
| Field          |             | X_ENC[23:16] |    |       |         |    |    |    |  |  |  |  |
| Reset          | 0x0         |              |    |       |         |    |    |    |  |  |  |  |
| Access<br>Type |             |              |    | Write | , Read  |    |    |    |  |  |  |  |
| BIT            | 15          | 14           | 13 | 12    | 11      | 10 | 9  | 8  |  |  |  |  |
| Field          |             |              | 1  | X_EN  | C[15:8] | 1  |    |    |  |  |  |  |
| Reset          |             |              |    | 0     | x0      |    |    |    |  |  |  |  |
| Access<br>Type | Write, Read |              |    |       |         |    |    |    |  |  |  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT            | 7  | 6                                     | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|----|---------------------------------------|---|---|---|---|---|---|--|--|--|
| Field          |    | X_ENC[7:0]                            |   |   |   |   |   |   |  |  |  |
| Reset          |    | 0x0                                   |   |   |   |   |   |   |  |  |  |
| Access<br>Type |    | Write, Read                           |   |   |   |   |   |   |  |  |  |
| BITFIEI        | LD | BITS DESCRIPTION                      |   |   |   |   |   |   |  |  |  |
| X_ENC          |    | 31:0 Actual encoder position (signed) |   |   |   |   |   |   |  |  |  |

### ENC\_CONST (0x3A)

| BIT            | 31                                                                                                                                                                                                                                                           | 30                                                                            | 29 | 28     | 27         | 26        | 25              | 24 |  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----|--------|------------|-----------|-----------------|----|--|--|
| Field          |                                                                                                                                                                                                                                                              |                                                                               | 1  | ENC_CO | NST[31:24] |           |                 |    |  |  |
| Reset          |                                                                                                                                                                                                                                                              |                                                                               |    | 0x1    | 0000       |           |                 |    |  |  |
| Access<br>Type |                                                                                                                                                                                                                                                              |                                                                               |    | Write  | , Read     |           |                 |    |  |  |
| BIT            | 23                                                                                                                                                                                                                                                           | 22                                                                            | 21 | 20     | 19         | 18        | 17              | 16 |  |  |
| Field          |                                                                                                                                                                                                                                                              |                                                                               |    | ENC_CO | NST[23:16] |           | 1               |    |  |  |
| Reset          |                                                                                                                                                                                                                                                              |                                                                               |    | 0x1    | 0000       |           |                 |    |  |  |
| Access<br>Type |                                                                                                                                                                                                                                                              | Write, Read                                                                   |    |        |            |           |                 |    |  |  |
| BIT            | 15                                                                                                                                                                                                                                                           | 15         14         13         12         11         10         9         8 |    |        |            |           |                 |    |  |  |
| Field          |                                                                                                                                                                                                                                                              |                                                                               | 1  | ENC_CO | NST[15:8]  | l         |                 | 4  |  |  |
| Reset          |                                                                                                                                                                                                                                                              |                                                                               |    | 0x1    | 0000       |           |                 |    |  |  |
| Access<br>Type |                                                                                                                                                                                                                                                              |                                                                               |    | Write  | , Read     |           |                 |    |  |  |
| BIT            | 7                                                                                                                                                                                                                                                            | 7 6 5 4 3 2 1 0                                                               |    |        |            |           |                 |    |  |  |
| Field          |                                                                                                                                                                                                                                                              |                                                                               |    | ENC_CC | DNST[7:0]  |           |                 |    |  |  |
| Reset          |                                                                                                                                                                                                                                                              |                                                                               |    | 0x1    | 0000       |           |                 |    |  |  |
| Access<br>Type |                                                                                                                                                                                                                                                              |                                                                               |    | Write  | , Read     |           |                 |    |  |  |
| BITFIE         | D                                                                                                                                                                                                                                                            | BITS                                                                          |    |        | DE         | SCRIPTION |                 |    |  |  |
| ENC_CONST      | Accumulation constant (signed)<br>16 bit integer part, 16 bit fractional part<br>X_ENC accumulates<br>+/- ENC_CONST / (2^16 x X_ENC) (binary)<br>or<br>+/-ENC_CONST / (10^4 x X_ENC) (decimal)<br>ENCMODE bit and sol decimal switches between decimal and b |                                                                               |    |        |            |           | binary setting. |    |  |  |

### ENC\_STATUS (0x3B)

| Encoder status information |    |    |  |  |  |  |  |  |  |  |
|----------------------------|----|----|--|--|--|--|--|--|--|--|
| BIT                        | 31 | 30 |  |  |  |  |  |  |  |  |
| Field                      | _  | _  |  |  |  |  |  |  |  |  |

| BIT            | 31   | 30 | 29       | 28  | 27 |  | 26                                                                                                                     | 25    | 24                        |
|----------------|------|----|----------|-----|----|--|------------------------------------------------------------------------------------------------------------------------|-------|---------------------------|
| Field          | _    | _  | _        | _   | _  |  | _                                                                                                                      | _     | _                         |
| Reset          | _    | _  | -        | -   | _  |  | -                                                                                                                      | -     | _                         |
| Access<br>Type | -    | -  | -        | _   | _  |  | -                                                                                                                      | _     | _                         |
| BIT            | 23   | 22 | 21       | 20  | 19 |  | 18                                                                                                                     | 17    | 16                        |
| Field          | _    | -  | -        | _   | _  |  | _                                                                                                                      | -     | -                         |
| Reset          | _    | _  | -        | _   | -  |  | _                                                                                                                      | -     | -                         |
| Access<br>Type | _    | -  | -        | _   | _  |  | -                                                                                                                      | _     | -                         |
| BIT            | 15   | 14 | 13       | 12  | 11 |  | 10                                                                                                                     | 9     | 8                         |
| Field          | _    | _  | _        | _   | _  |  | _                                                                                                                      | _     | _                         |
| Reset          | _    | _  | -        | _   | -  |  | -                                                                                                                      | -     | -                         |
| Access<br>Type | -    | -  | _        | _   | _  |  | -                                                                                                                      | _     | _                         |
| BIT            | 7    | 6  | 5        | 4   | 3  |  | 2                                                                                                                      | 1     | 0                         |
| Field          | _    | _  | -        | -   | -  |  | -                                                                                                                      | -     | n_event                   |
| Reset          | _    | _  | -        | -   | -  |  | -                                                                                                                      | -     | 0x0                       |
| Access<br>Type | -    | -  | -        | -   | _  |  | -                                                                                                                      | _     | Write 1 to<br>Clear, Read |
| BITFIELD       | BITS |    | DESCRIPT | ION |    |  | D                                                                                                                      | ECODE |                           |
| n_event        | 0    |    |          |     |    |  | 0x0: no event<br>0x1: Event detected.<br>To clear the status bit, write with a 1 bit at the<br>corresponding position. |       |                           |

#### ENC\_LATCH (0x3C)

| BIT            | 31               | 30               | 29 | 28     | 27         | 26 | 25 | 24 |  |
|----------------|------------------|------------------|----|--------|------------|----|----|----|--|
| Field          |                  | ENC_LATCH[31:24] |    |        |            |    |    |    |  |
| Reset          |                  |                  |    | 0:     | <b>(</b> 0 |    |    |    |  |
| Access<br>Type |                  | Read Only        |    |        |            |    |    |    |  |
| BIT            | 23               | 22               | 21 | 20     | 19         | 18 | 17 | 16 |  |
| Field          | ENC_LATCH[23:16] |                  |    |        |            |    |    |    |  |
| Reset          | 0x0              |                  |    |        |            |    |    |    |  |
| Access<br>Type |                  |                  |    | Read   | Only       |    |    |    |  |
| BIT            | 15               | 14               | 13 | 12     | 11         | 10 | 9  | 8  |  |
| Field          |                  |                  |    | ENC_LA | CH[15:8]   |    |    |    |  |
| Reset          | 0x0              |                  |    |        |            |    |    |    |  |
| Access<br>Type | Read Only        |                  |    |        |            |    |    |    |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT            | 7  | 6              | 5                                         | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|----|----------------|-------------------------------------------|---|---|---|---|---|--|--|
| Field          |    | ENC_LATCH[7:0] |                                           |   |   |   |   |   |  |  |
| Reset          |    | 0x0            |                                           |   |   |   |   |   |  |  |
| Access<br>Type |    | Read Only      |                                           |   |   |   |   |   |  |  |
| BITFIE         | LD | BITS           | BITS DESCRIPTION                          |   |   |   |   |   |  |  |
| ENC_LATCH      |    | 31:0           | Encoder position X_ENC latched on N event |   |   |   |   |   |  |  |

#### ADC\_VSUPPLY\_AIN (0x50)

| BIT                                                                                                                                | 31 | 30   | 29 | 28                                                                                                                               | 27         | 26           | 25   | 24 |  |
|------------------------------------------------------------------------------------------------------------------------------------|----|------|----|----------------------------------------------------------------------------------------------------------------------------------|------------|--------------|------|----|--|
| Field                                                                                                                              | _  | _    | -  |                                                                                                                                  | 1          | ADC_AIN[12:8 | ]    | 1  |  |
| Reset                                                                                                                              | _  | -    | _  |                                                                                                                                  |            |              |      |    |  |
| Access<br>Type                                                                                                                     | -  | -    | -  | Read Only                                                                                                                        |            |              |      |    |  |
| BIT                                                                                                                                | 23 | 22   | 21 | 20                                                                                                                               | 17         | 16           |      |    |  |
| Field                                                                                                                              |    |      |    | ADC_/                                                                                                                            | AIN[7:0]   | ·            |      |    |  |
| Reset                                                                                                                              |    |      |    |                                                                                                                                  |            |              |      |    |  |
| Access<br>Type                                                                                                                     |    |      |    | Read Only                                                                                                                        |            |              |      |    |  |
| BIT                                                                                                                                | 15 | 14   | 13 | 12 11 10 9                                                                                                                       |            |              |      |    |  |
| Field                                                                                                                              | -  | -    | -  |                                                                                                                                  | AD         | C_VSUPPLY[1  | 2:8] |    |  |
| Reset                                                                                                                              | -  | _    | -  |                                                                                                                                  |            |              |      |    |  |
| Access<br>Type                                                                                                                     | -  | -    | _  | Read Only                                                                                                                        |            |              |      |    |  |
| BIT                                                                                                                                | 7  | 6    | 5  | 4                                                                                                                                | 3          | 2            | 1    | 0  |  |
| Field                                                                                                                              |    |      |    | ADC_VSU                                                                                                                          | JPPLY[7:0] |              |      |    |  |
| Reset                                                                                                                              |    |      |    |                                                                                                                                  |            |              |      |    |  |
| Access<br>Type                                                                                                                     |    |      |    | Read                                                                                                                             | d Only     |              |      |    |  |
| BITFIE                                                                                                                             | LD | BITS |    |                                                                                                                                  | DE         | SCRIPTION    |      |    |  |
| ADC_AIN 28:16<br>Value of voltage at AIN pin in integer.<br>Update rate = each 2048 clocks<br>V <sub>AIN</sub> = ADC_AIN * 305.2uV |    |      |    |                                                                                                                                  |            |              |      |    |  |
| ADC_VSUPPLY 12:0                                                                                                                   |    |      |    | Actual Value of voltage on VS (filtered with low pass filter).<br>Update rate: each 2048 clocks<br>$V_S = ADC_VSUPPLY * 9.732mV$ |            |              |      |    |  |

#### ADC\_TEMP (0x51)

| BIT            | 31 | 30       | 29 | 28                                                                | 27             | 26           | 25 | 24 |  |
|----------------|----|----------|----|-------------------------------------------------------------------|----------------|--------------|----|----|--|
| Field          | -  | _        | _  |                                                                   | F              | RESERVED[12: | 8] |    |  |
| Reset          | -  | _        | -  |                                                                   |                |              |    |    |  |
| Access<br>Type | -  | -        | _  |                                                                   |                | Read Only    |    |    |  |
| BIT            | 23 | 22       | 21 | 20                                                                | 19             | 18           | 17 | 16 |  |
| Field          |    | <b>I</b> |    | RESER                                                             | VED[7:0]       |              |    |    |  |
| Reset          |    |          |    |                                                                   |                |              |    |    |  |
| Access<br>Type |    |          |    | Rea                                                               | Read Only      |              |    |    |  |
| BIT            | 15 | 14       | 13 | 12                                                                | 11             | 10           | 9  | 8  |  |
| Field          | -  | _        | _  |                                                                   | ADC_TEMP[12:8] |              |    |    |  |
| Reset          | -  | _        | _  |                                                                   |                |              |    |    |  |
| Access<br>Type | _  | -        | _  |                                                                   |                | Read Only    |    |    |  |
| BIT            | 7  | 6        | 5  | 4                                                                 | 3              | 2            | 1  | 0  |  |
| Field          |    |          |    | ADC_T                                                             | EMP[7:0]       |              |    |    |  |
| Reset          |    |          |    |                                                                   |                |              |    |    |  |
| Access<br>Type |    |          |    | Rea                                                               | d Only         |              |    |    |  |
| BITFIE         | LD | BITS     |    |                                                                   | DESCRIPTION    |              |    |    |  |
| RESERVED       |    | 28:16    |    |                                                                   |                |              |    |    |  |
| ADC_TEMP       |    | 12:0     | (  | Actual Temperature<br>Jdate rate: each 20<br>FEMP[°C] = <u>AE</u> |                |              |    |    |  |

#### OTW\_OV\_VTH (0x52)

| BIT            | 31          | 30 | 29  | 28                           | 27         | 26     | 25 | 24 |
|----------------|-------------|----|-----|------------------------------|------------|--------|----|----|
| Field          | _           | _  | _   | OVERTEMPPREWARNING_VTH[12:8] |            |        |    |    |
| Reset          | _           | _  | -   | 0xB92                        |            |        |    |    |
| Access<br>Type | -           | -  | _   | Write, Read                  |            |        |    |    |
| BIT            | 23          | 22 | 21  | 20                           | 19         | 18     | 17 | 16 |
| Field          |             |    | OVE | RTEMPPREW                    | ARNING_VTH | H[7:0] |    |    |
| Reset          |             |    |     | 0xE                          | 392        |        |    |    |
| Access<br>Type | Write, Read |    |     |                              |            |        |    |    |

| BIT                                                       | 15     | 14    | 13 | 12                                          | 11                                                                                  | 10          | 9 | 8 |  |
|-----------------------------------------------------------|--------|-------|----|---------------------------------------------|-------------------------------------------------------------------------------------|-------------|---|---|--|
| Field                                                     | -      | -     | -  |                                             | OVERVOLTAGE_VTH[12:8]                                                               |             |   |   |  |
| Reset                                                     | _      | -     | _  |                                             |                                                                                     | 0xF25       |   |   |  |
| Access<br>Type                                            | _      | _     | _  | Write, Read                                 |                                                                                     |             |   |   |  |
| BIT                                                       | 7      | 6     | 5  | 4                                           | 3                                                                                   | 2           | 1 | 0 |  |
| Field                                                     |        |       |    | OVERVOLTA                                   | GE_VTH[7:0]                                                                         |             |   |   |  |
| Reset                                                     |        |       |    | 0x                                          | F25                                                                                 |             |   |   |  |
| Access<br>Type                                            |        |       |    | Write                                       | , Read                                                                              |             |   |   |  |
| BITFIE                                                    | LD     | BITS  |    |                                             | DE                                                                                  | SCRIPTION   |   |   |  |
|                                                           |        |       | Ov | Overtemperature warning threshold register: |                                                                                     |             |   |   |  |
| OVERTEMPP                                                 | REWARN | 29.16 | AD | C_TEMP >= OV                                | ERTEMPPRE                                                                           | WARNING_VTH | ł |   |  |
| ING_VTH 28:16 Overtemperatureprewarning will be triggered |        |       |    |                                             |                                                                                     |             |   |   |  |
| (Reset: 0xB92 equals 120°C)                               |        |       |    |                                             |                                                                                     |             |   |   |  |
| OVERVOLTAC                                                | GE_VTH | 12:0  |    | 0                                           | Overvoltage threshold for output OV. Default: 38V, 36 V equals 1.125 V a ADC inputs |             |   |   |  |

#### MSLUT\_0 (0x60)

Microstep table entries 0...31

| BIT            | 31          | 30             | 29 | 28     | 27        | 26 | 25 | 24 |  |
|----------------|-------------|----------------|----|--------|-----------|----|----|----|--|
| Field          |             |                |    | MSLUT  | _0[31:24] | 1  | 1  | 1  |  |
| Reset          |             |                |    |        | AB554     |    |    |    |  |
| Access<br>Type | Write, Read |                |    |        |           |    |    |    |  |
| BIT            | 23          | 22             | 21 | 20     | 19        | 18 | 17 | 16 |  |
| Field          |             | MSLUT_0[23:16] |    |        |           |    |    |    |  |
| Reset          |             |                |    | 0xAAA  | AB554     |    |    |    |  |
| Access<br>Type | Write, Read |                |    |        |           |    |    |    |  |
| BIT            | 15          | 14             | 13 | 12     | 11        | 10 | 9  | 8  |  |
| Field          |             |                |    | MSLUT  | _0[15:8]  |    |    | 1  |  |
| Reset          |             |                |    | 0xAAA  | AB554     |    |    |    |  |
| Access<br>Type |             |                |    | Write, | Read      |    |    |    |  |
| BIT            | 7           | 6              | 5  | 4      | 3         | 2  | 1  | 0  |  |
| Field          |             | L              |    | MSLUT  | _0[7:0]   |    | •  |    |  |
| Reset          |             |                |    | 0xAAA  | AB554     |    |    |    |  |
| Access<br>Type |             |                |    | Write, | Read      |    |    |    |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_0  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90</i> .<br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

### MSLUT\_1 (0x61)

Microstep table entries 32...63

| BIT            | 31          | 30             | 29 | 28     | 27       | 26 | 25 | 24 |  |
|----------------|-------------|----------------|----|--------|----------|----|----|----|--|
| Field          |             |                |    | MSLUT_ | 1[31:24] |    |    |    |  |
| Reset          |             |                |    | 0x4A9  | 554AA    |    |    |    |  |
| Access<br>Type | Write, Read |                |    |        |          |    |    |    |  |
| BIT            | 23          | 22             | 21 | 20     | 19       | 18 | 17 | 16 |  |
| Field          |             | MSLUT_1[23:16] |    |        |          |    |    |    |  |
| Reset          |             |                |    | 0x4A9  | 554AA    |    |    |    |  |
| Access<br>Type | Write, Read |                |    |        |          |    |    |    |  |
| BIT            | 15          | 14             | 13 | 12     | 11       | 10 | 9  | 8  |  |
| Field          |             |                | 1  | MSLUT  | _1[15:8] |    |    | •  |  |
| Reset          |             |                |    | 0x4A9  | 554AA    |    |    |    |  |
| Access<br>Type |             |                |    | Write, | Read     |    |    |    |  |
| BIT            | 7           | 6              | 5  | 4      | 3        | 2  | 1  | 0  |  |
| Field          |             |                |    | MSLUT  | _1[7:0]  | •  |    | •  |  |
| Reset          |             |                |    | 0x4A9  | 554AA    |    |    |    |  |
| Access<br>Type |             |                |    | Write, | Read     |    |    |    |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_1  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

### MSLUT\_2 (0x62)

Microstep table entries 64...95

| BIT            | 31          | 30 | 29 | 28     | 27       | 26 | 25 | 24 |
|----------------|-------------|----|----|--------|----------|----|----|----|
| Field          |             |    |    | MSLUT_ | 2[31:24] |    |    |    |
| Reset          |             |    |    | 0x244  | 92929    |    |    |    |
| Access<br>Type |             |    |    | Write, | Read     |    |    |    |
| BIT            | 23          | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
| Field          |             |    |    | MSLUT_ | 2[23:16] | 1  | 1  |    |
| Reset          |             |    |    | 0x244  | 92929    |    |    |    |
| Access<br>Type | Write, Read |    |    |        |          |    |    |    |
| BIT            | 15          | 14 | 13 | 12     | 11       | 10 | 9  | 8  |
| Field          |             |    |    | MSLUT  | _2[15:8] |    |    | •  |
| Reset          |             |    |    | 0x244  | 92929    |    |    |    |
| Access<br>Type |             |    |    | Write, | Read     |    |    |    |
| BIT            | 7           | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Field          |             |    |    | MSLUT  | _2[7:0]  | •  |    |    |
| Reset          |             |    |    | 0x244  | 92929    |    |    |    |
| Access<br>Type |             |    |    | Write, | Read     |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_2  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br><i>ofs31, ofs30,, ofs01, ofs00</i><br><br><i>ofs255, ofs254,, ofs225, ofs224</i><br><i>reset default= sine wave table</i> |

#### MSLUT\_3 (0x63)

Microstep table entries 96...127

| BIT            | 31             | 30 | 29 | 28     | 27       | 26 | 25 | 24 |
|----------------|----------------|----|----|--------|----------|----|----|----|
| Field          | MSLUT_3[31:24] |    |    |        |          |    |    |    |
| Reset          |                |    |    | 0x101  | 04222    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 23             | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
| Field          |                | 1  | 1  | MSLUT_ | 3[23:16] |    |    |    |
| Reset          |                |    |    | 0x101  | 04222    |    |    |    |
| Access<br>Type | Write, Read    |    |    |        |          |    |    |    |
| BIT            | 15             | 14 | 13 | 12     | 11       | 10 | 9  | 8  |
| Field          |                | 1  |    | MSLUT  | _3[15:8] |    |    | •  |
| Reset          |                |    |    | 0x101  | 04222    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 7              | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Field          |                | I  |    | MSLUT  | _3[7:0]  |    |    | •  |
| Reset          |                |    |    | 0x101  | 04222    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_3  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br><i>ofs31, ofs30,, ofs01, ofs00</i><br><br><i>ofs255, ofs254,, ofs225, ofs224</i><br><i>reset default= sine wave table</i> |

#### MSLUT\_4 (0x64)

Microstep table entries 128...159

| BIT            | 31             | 30 | 29 | 28     | 27       | 26 | 25 | 24 |
|----------------|----------------|----|----|--------|----------|----|----|----|
| Field          | MSLUT_4[31:24] |    |    |        |          |    |    |    |
| Reset          |                |    |    | 0xFBF  | FFFFF    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 23             | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
| Field          |                | •  |    | MSLUT_ | 4[23:16] | 1  |    |    |
| Reset          |                |    |    | 0xFBF  | FFFFF    |    |    |    |
| Access<br>Type | Write, Read    |    |    |        |          |    |    |    |
| BIT            | 15             | 14 | 13 | 12     | 11       | 10 | 9  | 8  |
| Field          |                |    |    | MSLUT  | _4[15:8] |    |    | •  |
| Reset          |                |    |    | 0xFBF  | FFFFF    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 7              | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Field          |                | •  | I  | MSLUT  | _4[7:0]  | •  |    | •  |
| Reset          |                |    |    | 0xFBF  | FFFFF    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_4  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

#### MSLUT\_5 (0x65)

Microstep table entries 160...191

| BIT            | 31             | 30 | 29 | 28     | 27       | 26 | 25 | 24 |
|----------------|----------------|----|----|--------|----------|----|----|----|
| Field          | MSLUT_5[31:24] |    |    |        |          |    |    |    |
| Reset          |                |    |    | 0xB5B  | B777D    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 23             | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
| Field          |                |    |    | MSLUT_ | 5[23:16] |    |    |    |
| Reset          |                |    |    | 0xB5B  | B777D    |    |    |    |
| Access<br>Type | Write, Read    |    |    |        |          |    |    |    |
| BIT            | 15             | 14 | 13 | 12     | 11       | 10 | 9  | 8  |
| Field          |                |    |    | MSLUT  | _5[15:8] |    |    |    |
| Reset          |                |    |    | 0xB5B  | B777D    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 7              | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Field          |                |    |    | MSLUT  | _5[7:0]  | •  |    | •  |
| Reset          |                |    |    | 0xB5B  | B777D    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_5  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

### MSLUT\_6 (0x66)

Microstep table entries 192...223

| BIT            | 31             | 30 | 29 | 28     | 27       | 26 | 25 | 24 |
|----------------|----------------|----|----|--------|----------|----|----|----|
| Field          | MSLUT_6[31:24] |    |    |        |          |    |    |    |
| Reset          |                |    |    | 0x492  | 95556    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 23             | 22 | 21 | 20     | 19       | 18 | 17 | 16 |
| Field          |                | ł  |    | MSLUT_ | 6[23:16] |    |    |    |
| Reset          |                |    |    | 0x492  | 95556    |    |    |    |
| Access<br>Type | Write, Read    |    |    |        |          |    |    |    |
| BIT            | 15             | 14 | 13 | 12     | 11       | 10 | 9  | 8  |
| Field          |                |    |    | MSLUT  | _6[15:8] |    |    | •  |
| Reset          |                |    |    | 0x492  | 95556    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |
| BIT            | 7              | 6  | 5  | 4      | 3        | 2  | 1  | 0  |
| Field          |                |    |    | MSLUT  | _6[7:0]  | •  |    | •  |
| Reset          |                |    |    | 0x492  | 95556    |    |    |    |
| Access<br>Type |                |    |    | Write, | Read     |    |    |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_6  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%10: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

### <u>MSLUT\_7 (0x67)</u>

Microstep table entries 224...255

| BIT            | 31             | 30          | 29 | 28     | 27       | 26 | 25 | 24 |  |
|----------------|----------------|-------------|----|--------|----------|----|----|----|--|
| Field          | MSLUT_7[31:24] |             |    |        |          |    |    |    |  |
| Reset          |                |             |    | 0x40   | 4222     |    |    |    |  |
| Access<br>Type |                | Write, Read |    |        |          |    |    |    |  |
| BIT            | 23             | 22          | 21 | 20     | 19       | 18 | 17 | 16 |  |
| Field          |                |             |    | MSLUT_ | 7[23:16] |    |    |    |  |
| Reset          |                |             |    | 0x40   | 4222     |    |    |    |  |
| Access<br>Type | Write, Read    |             |    |        |          |    |    |    |  |
| BIT            | 15             | 14          | 13 | 12     | 11       | 10 | 9  | 8  |  |
| Field          |                |             |    | MSLUT  | _7[15:8] |    |    |    |  |
| Reset          |                |             |    | 0x40   | 4222     |    |    |    |  |
| Access<br>Type |                |             |    | Write, | Read     |    |    |    |  |
| BIT            | 7              | 6           | 5  | 4      | 3        | 2  | 1  | 0  |  |
| Field          |                |             |    | MSLUT  | _7[7:0]  |    |    |    |  |
| Reset          |                |             |    | 0x40   | 4222     |    |    |    |  |
| Access<br>Type |                |             |    | Write, | Read     |    |    |    |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSLUT_7  | 31:0 | Each bit gives the difference between entry x and entry x+1 when combined<br>with the corresponding <i>MSLUTSEL W</i> bits:<br>0: <i>W</i> = %00: -1<br>%01: +0<br>%01: +1<br>%11: +2<br>1: <i>W</i> = %00: +0<br>%01: +1<br>%10: +2<br>%11: +3<br>This is the differential coding for the first quarter of a wave. Start values for<br><i>CUR_A</i> and <i>CUR_B</i> are stored for <i>MSCNT</i> position 0 in <i>START_SIN</i> and<br><i>START_SIN90.</i><br>ofs31, ofs30,, ofs01, ofs00<br><br>ofs255, ofs254,, ofs225, ofs224<br>reset default= sine wave table |

### MSLUTSEL (0x68)

| BIT            | 31          | 30 | 29          | 28 | 27          | 26 | 25          | 24 |  |
|----------------|-------------|----|-------------|----|-------------|----|-------------|----|--|
| Field          | X3[7:0]     |    |             |    |             |    |             |    |  |
| Reset          | 0xFF        |    |             |    |             |    |             |    |  |
| Access<br>Type | Write, Read |    |             |    |             |    |             |    |  |
| BIT            | 23          | 22 | 21          | 20 | 19          | 18 | 17          | 16 |  |
| Field          | X2[7:0]     |    |             |    |             |    |             |    |  |
| Reset          | 0xFF        |    |             |    |             |    |             |    |  |
| Access<br>Type | Write, Read |    |             |    |             |    |             |    |  |
| BIT            | 15          | 14 | 13          | 12 | 11          | 10 | 9           | 8  |  |
| Field          | X1[7:0]     |    |             |    |             |    |             |    |  |
| Reset          | 0x80        |    |             |    |             |    |             |    |  |
| Access<br>Type | Write, Read |    |             |    |             |    |             |    |  |
| BIT            | 7           | 6  | 5           | 4  | 3           | 2  | 1           | 0  |  |
| Field          | W3[1:0]     |    | W2[1:0]     |    | W1[1:0]     |    | W0[1:0]     |    |  |
| Reset          | 0x1         |    | 0x1         |    | 0x1         |    | 0x2         |    |  |
| Access<br>Type | Write, Read |    | Write, Read |    | Write, Read |    | Write, Read |    |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS  | DESCRIPTION                                                                                                                                                                                                                                |  |  |  |  |
|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          |       | LUT segment 1 start                                                                                                                                                                                                                        |  |  |  |  |
|          |       | The sine wave look up table can be divided into up to four segments using an individual step width control entry $Wx$ . The segment borders are selected by $X1$ , $X2$ and $X3$ .                                                         |  |  |  |  |
| Х3       | 31:24 | Segment 0 goes from 0 to X1-1.<br>Segment 1 goes from X1 to X2-1.<br>Segment 2 goes from X2 to X3-1.<br>Segment 3 goes from X3 to 255.                                                                                                     |  |  |  |  |
|          |       | For defined response the values shall satisfy:<br>0< <i>X</i> 1< <i>X</i> 2< <i>X</i> 3                                                                                                                                                    |  |  |  |  |
|          |       | LUT segment 1 start                                                                                                                                                                                                                        |  |  |  |  |
|          |       | The sine wave look up table can be divided into up to four segments using an individual step width control entry $Wx$ . The segment borders are selected by $X1$ , $X2$ and $X3$ .                                                         |  |  |  |  |
| X2       | 23:16 | Segment 0 goes from 0 to X1-1.<br>Segment 1 goes from X1 to X2-1.<br>Segment 2 goes from X2 to X3-1.<br>Segment 3 goes from X3 to 255.                                                                                                     |  |  |  |  |
|          |       | For defined response the values shall satisfy:<br>0< <i>X</i> 1< <i>X</i> 2< <i>X</i> 3                                                                                                                                                    |  |  |  |  |
|          |       | LUT segment 1 start                                                                                                                                                                                                                        |  |  |  |  |
|          |       | The sine wave look up table can be divided into up to four segments using an individual step width control entry $Wx$ . The segment borders are selected by $X1$ , $X2$ and $X3$ .                                                         |  |  |  |  |
| X1       | 15:8  | Segment 0 goes from 0 to X1-1.<br>Segment 1 goes from X1 to X2-1.<br>Segment 2 goes from X2 to X3-1.<br>Segment 3 goes from X3 to 255.                                                                                                     |  |  |  |  |
|          |       | For defined response the values shall satisfy:<br>0< <i>X</i> 1< <i>X</i> 2< <i>X</i> 3                                                                                                                                                    |  |  |  |  |
|          |       | LUT width select from ofs(X3) to ofs255                                                                                                                                                                                                    |  |  |  |  |
| W3       | 7:6   | Width control bit coding W0W3:         %00:       MSLUT entry 0, 1 select: -1, +0         %01:       MSLUT entry 0, 1 select: +0, +1         %10:       MSLUT entry 0, 1 select: +1, +2         %11:       MSLUT entry 0, 1 select: +2, +3 |  |  |  |  |
| W2       | 5:4   | LUT width select from <i>ofs(X2)</i> to <i>ofs(X3-1)</i><br>Width control bit coding <i>W0W3</i> :<br>%00: MSLUT entry 0, 1 select: -1, +0<br>%01: MSLUT entry 0, 1 select: +0, +1<br>%10: MSLUT entry 0, 1 select: +1, +2                 |  |  |  |  |
|          |       | %10:         MSLUT entry 0, 1 select: +1, +2           %11:         MSLUT entry 0, 1 select: +2, +3                                                                                                                                        |  |  |  |  |

## 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                 |  |  |  |  |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          |      | LUT width select from ofs(X1) to ofs(X2-1)                                                                                                                                                                                                                                                  |  |  |  |  |
| W1       | 3:2  | Width control bit coding <i>W0W3</i> :         %00:       MSLUT entry 0, 1 select: -1, +0         %01:       MSLUT entry 0, 1 select: +0, +1         %10:       MSLUT entry 0, 1 select: +1, +2         %11:       MSLUT entry 0, 1 select: +2, +3                                          |  |  |  |  |
| wo       | 1:0  | LUT width select from ofs00 to ofs(X1-1)         Width control bit coding W0W3:         %00:       MSLUT entry 0, 1 select: -1, +0         %01:       MSLUT entry 0, 1 select: +0, +1         %10:       MSLUT entry 0, 1 select: +1, +2         %11:       MSLUT entry 0, 1 select: +2, +3 |  |  |  |  |

#### MSLUTSTART (0x69)

Start values are transferred to the microstep registers *CUR\_A* and *CUR\_B*, whenever the reference position *MSCNT*=0 is passed.

| BIT            | 31                | 30               | 29 | 28                                                                                                                                     | 27 | 26 | 25 | 24             |  |
|----------------|-------------------|------------------|----|----------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----------------|--|
| Field          | OFFSET_SIN90[7:0] |                  |    |                                                                                                                                        |    |    |    |                |  |
| Reset          | 0x0               |                  |    |                                                                                                                                        |    |    |    |                |  |
| Access<br>Type | Write, Read       |                  |    |                                                                                                                                        |    |    |    |                |  |
| BIT            | 23                | 22               | 21 | 20                                                                                                                                     | 19 | 18 | 17 | 16             |  |
| Field          |                   | START_SIN90[7:0] |    |                                                                                                                                        |    |    |    |                |  |
| Reset          | 0d247             |                  |    |                                                                                                                                        |    |    |    |                |  |
| Access<br>Type | Write, Read       |                  |    |                                                                                                                                        |    |    |    |                |  |
| BIT            | 15                | 14               | 13 | 12                                                                                                                                     | 11 | 10 | 9  | 8              |  |
| Field          | _                 | _                | _  | _                                                                                                                                      | _  | _  | _  | _              |  |
| Reset          | -                 | _                | _  | _                                                                                                                                      | _  | -  | -  | -              |  |
| Access<br>Type | _                 | -                | _  | -                                                                                                                                      | _  | -  | -  | -              |  |
| BIT            | 7                 | 6                | 5  | 4                                                                                                                                      | 3  | 2  | 1  | 0              |  |
| Field          | START_SIN[7:0]    |                  |    |                                                                                                                                        |    |    |    |                |  |
| Reset          | 0x0               |                  |    |                                                                                                                                        |    |    |    |                |  |
| Access<br>Type | Write, Read       |                  |    |                                                                                                                                        |    |    |    |                |  |
| BITFIELD       |                   | BITS             |    | DESCRIPTION                                                                                                                            |    |    |    |                |  |
| OFFSET_SIN90   |                   | 31:24            |    | Signed offset for cosine wave +-127 microsteps. Adapt <i>START_SIN90</i> to match the microstep wave table at position <i>MSCNT</i> =0 |    |    |    |                |  |
| START_SIN90    |                   | 23:16            |    | START_SIN90 gives the absolute value for cosine wave microstep table entri<br>at MSCNT=0 (table position 256+OFFSET_SIN90).            |    |    |    | ep table entry |  |
| START_SIN      |                   | 7:0              | S  | START_SIN gives the absolute value at microstep table entry 0.                                                                         |    |    |    |                |  |

### MSCNT (0x6A)

| BIT            | 31                                                                                                                                                                                                                                                                                              | 30   | 29 | 28   | 27      | 26         | 25   | 24      |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|------|---------|------------|------|---------|--|
| Field          | -                                                                                                                                                                                                                                                                                               | -    | _  | -    | -       | -          | -    | -       |  |
| Reset          | _                                                                                                                                                                                                                                                                                               | -    | _  | -    | _       | -          | -    | _       |  |
| Access<br>Type | _                                                                                                                                                                                                                                                                                               | -    | _  | _    | -       | _          | -    | _       |  |
| BIT            | 23                                                                                                                                                                                                                                                                                              | 22   | 21 | 20   | 19      | 18         | 17   | 16      |  |
| Field          | _                                                                                                                                                                                                                                                                                               | -    | _  | -    | _       | -          | -    | _       |  |
| Reset          | -                                                                                                                                                                                                                                                                                               | -    | _  | -    | -       | -          | -    | _       |  |
| Access<br>Type | _                                                                                                                                                                                                                                                                                               | -    | _  | -    | -       | -          | -    | _       |  |
| BIT            | 15                                                                                                                                                                                                                                                                                              | 14   | 13 | 12   | 11      | 10         | 9    | 8       |  |
| Field          | -                                                                                                                                                                                                                                                                                               | _    | -  | _    | -       | _          | MSCI | NT[9:8] |  |
| Reset          | _                                                                                                                                                                                                                                                                                               | _    | _  | -    | _       | -          | 0    | 0x0     |  |
| Access<br>Type | _                                                                                                                                                                                                                                                                                               | -    | -  | -    | -       | _          | Read | d Only  |  |
| BIT            | 7                                                                                                                                                                                                                                                                                               | 6    | 5  | 4    | 3       | 2          | 1    | 0       |  |
| Field          |                                                                                                                                                                                                                                                                                                 |      |    | MSC  | NT[7:0] | - <b>!</b> | •    |         |  |
| Reset          |                                                                                                                                                                                                                                                                                                 |      |    | 0    | x0      |            |      |         |  |
| Access<br>Type |                                                                                                                                                                                                                                                                                                 |      |    | Read | d Only  |            |      |         |  |
| BITFIE         | LD                                                                                                                                                                                                                                                                                              | BITS |    |      | DE      | SCRIPTION  |      |         |  |
| MSCNT          | 9:0<br>Microstep counter. Indicates actual position in the microstep table for <i>Cl</i><br><i>CUR_A</i> uses an offset of 256 (2 phase motor).<br><i>Hint:</i> Move to a position where <i>MSCNT</i> is zero before re-initializing<br><i>MSLUTSTART</i> or <i>MSLUT</i> and <i>MSLUTSEL</i> . |      |    |      |         | _          |      |         |  |

### MSCURACT (0x6B)

| BIT            | 31         | 30 | 29 | 28  | 27     | 26 | 25 | 24        |
|----------------|------------|----|----|-----|--------|----|----|-----------|
| Field          | _          | _  | -  | -   | -      | _  | -  | CUR_A[8]  |
| Reset          | _          | _  | -  | -   | -      | _  | -  | 0xF7      |
| Access<br>Type | -          | -  | -  | -   | -      | -  | _  | Read Only |
| BIT            | 23         | 22 | 21 | 20  | 19     | 18 | 17 | 16        |
| Field          | CUR_A[7:0] |    |    |     |        |    |    |           |
| Reset          | 0xF7       |    |    |     |        |    |    |           |
| Access<br>Type |            |    |    | Rea | d Only |    |    |           |
| BIT            | 15         | 14 | 13 | 12  | 11     | 10 | 9  | 8         |
| Field          | _          | _  | -  | -   | -      | _  | -  | CUR_B[8]  |
| Reset          | -          | _  | -  | -   | -      | _  | -  | 0x0       |
| Access<br>Type | -          | _  | _  | -   | _      | -  | _  | Read Only |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BIT            | 7         | 6          | 5 | 4                                                                                                    | 3  | 2         | 1 | 0       |  |  |  |  |
|----------------|-----------|------------|---|------------------------------------------------------------------------------------------------------|----|-----------|---|---------|--|--|--|--|
| Field          |           | CUR_B[7:0] |   |                                                                                                      |    |           |   |         |  |  |  |  |
| Reset          |           | 0x0        |   |                                                                                                      |    |           |   |         |  |  |  |  |
| Access<br>Type | Read Only |            |   |                                                                                                      |    |           |   |         |  |  |  |  |
| BITFIE         | LD        | BITS       |   |                                                                                                      | DE | SCRIPTION |   |         |  |  |  |  |
| CUR_A          |           | 24:16      |   | Actual microstep current for motor phase A (co-sine wave) as read from MSLUT (not scaled by current) |    |           |   | ad from |  |  |  |  |
| CUR_B          | CUR_B 8:0 |            |   | Actual microstep current for motor phase B (sine wave) as read from MSLUT (not scaled by current)    |    |           |   |         |  |  |  |  |

### CHOPCONF (0x6C)

| BIT            | 31                 | 30            | 29                             | 28          |                                                                                                                                                          | 27                                                                           | 26                                                                                                   | 25                              | 24          |
|----------------|--------------------|---------------|--------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------|-------------|
| Field          | diss2vs            | diss2g        | dedge                          | intpol      |                                                                                                                                                          | MRES[3:0]                                                                    |                                                                                                      |                                 | •           |
| Reset          | 0x0                | 0x0           | 0x0                            | 0x1         |                                                                                                                                                          | 0x0                                                                          |                                                                                                      |                                 |             |
| Access<br>Type | Write, Read        | Write, Read   | Write, Read                    | Write, Read |                                                                                                                                                          |                                                                              | Write,                                                                                               | Read                            |             |
| BIT            | 23                 | 22            | 21                             | 20          |                                                                                                                                                          | 19                                                                           | 18                                                                                                   | 17                              | 16          |
| Field          |                    | TPF           | D[3:0]                         |             | vhi                                                                                                                                                      | ghchm                                                                        | vhighfs                                                                                              | _                               | TBL[1]      |
| Reset          |                    | 0:            | x4                             |             |                                                                                                                                                          |                                                                              |                                                                                                      | _                               | 0b10        |
| Access<br>Type |                    | Write,        | Read                           |             | Write                                                                                                                                                    | e, Read                                                                      | Write, Read                                                                                          | _                               | Write, Read |
| BIT            | 15                 | 14            | 13                             | 12          |                                                                                                                                                          | 11                                                                           | 10                                                                                                   | 9                               | 8           |
| Field          | TBL[0]             | chm           | -                              | disfdcc     |                                                                                                                                                          | fd3                                                                          | HE                                                                                                   | ND_OFFSET                       | [3:1]       |
| Reset          | 0b10               |               | -                              | 0x0         |                                                                                                                                                          |                                                                              |                                                                                                      | 0x2                             |             |
| Access<br>Type | Write, Read        | Write, Read   | _                              | Write, Read | Write                                                                                                                                                    | e, Read                                                                      | ead Write, Read                                                                                      |                                 |             |
| BIT            | 7                  | 6             | 5                              | 4           |                                                                                                                                                          | 3                                                                            | 2                                                                                                    | 1                               | 0           |
| Field          | HEND_OFF<br>SET[0] | HS            | TRT_TFD210[                    | 2:0]        |                                                                                                                                                          | TOFF[3:0]                                                                    |                                                                                                      |                                 |             |
| Reset          | 0x2                |               | 0x5                            |             |                                                                                                                                                          | 0x0                                                                          |                                                                                                      |                                 |             |
| Access<br>Type | Write, Read        |               | Write, Read                    |             |                                                                                                                                                          | Write, Read                                                                  |                                                                                                      |                                 |             |
| BITFIELD       | BITS               |               | DESCRIPT                       | ION         |                                                                                                                                                          |                                                                              | DI                                                                                                   | ECODE                           |             |
| diss2vs        | 31                 | short to sup  | ply protection c               | lisable     |                                                                                                                                                          | 0x0: Short to VS protection is on<br>0x1: Short to VS protection is disabled |                                                                                                      |                                 | d           |
| diss2g         | 30                 | short to GNI  | D protection dis               | sable       |                                                                                                                                                          | 0x0: Sho<br>0x1: Sho                                                         | ort to GND prot<br>ort to GND prot                                                                   | ection is on<br>ection is disat | bled        |
| dedge          | 29                 | enable doub   | enable double edge step pulses |             |                                                                                                                                                          |                                                                              | 0x0: disabled<br>0x1: Enable step impulse at each step edge to<br>reduce step frequency requirement. |                                 |             |
| intpol         | 28                 | interpolation | to 256 micros                  | teps        | 0x0: no interpolation<br>0x1: The actual microstep resolution ( <i>MRES</i> )<br>becomes extrapolated to 256 microsteps for<br>smoothest motor operation |                                                                              |                                                                                                      |                                 |             |

| BITFIELD | BITS  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         | DECODE                                                                                                                                                                                                  |
|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRES     | 27:24 | Micro step resolution selection<br>The resolution gives the number of microstep<br>entries per sine quarter wave.<br>The driver automatically uses microstep<br>positions which result in a symmetrical wave,<br>when choosing a lower microstep resolution.<br>step width=2^ <i>MRES</i> [microsteps]                                                                              | 0x0: Native 256 microstep setting.<br>0x1: 128<br>0x2: 64<br>0x3: 32<br>0x4: 16<br>0x5: 8<br>0x6: 4<br>0x7: 2<br>0x8: FULLSTEP<br>0x9: unused                                                           |
| TPFD     | 23:20 | passive fast decay timeTPFD allows dampening of motor mid-range<br>resonances.Passive fast decay time setting controls<br>duration of the fast decay phase inserted<br>after bridge polarity change<br>NCLK= 128 x TPFD<br>%0000: Disable<br>%0001 %1111: 1 15                                                                                                                      |                                                                                                                                                                                                         |
| vhighchm | 19    | high velocity chopper mode<br>This bit enables switching to <i>chm</i> =1 and <i>fd</i> =0,<br>when <i>VHIGH</i> is exceeded. This way, a higher<br>velocity can be achieved. Can be combined<br>with <i>vhighfs</i> =1. If set, the <i>TOFF</i> setting<br>automatically becomes doubled during high<br>velocity operation in order to avoid doubling<br>of the chopper frequency. |                                                                                                                                                                                                         |
| vhighfs  | 18    | high velocity fullstep selection<br>This bit enables switching to fullstep, when<br><i>VHIGH</i> is exceeded. Switching takes place<br>only at 45° position. The fullstep target<br>current uses the current value from the<br>microstep table at the 45° position.                                                                                                                 |                                                                                                                                                                                                         |
| TBL      | 16:15 | TBL blank time setting.Sets comparator blank time in numbers of<br>clock cycles.Hint: 24 or 36 clocks are recommended for<br>most applications.Restriction for TBL = 0x0 : Use only in<br>combination with external clock oscillator<br><=8MHz                                                                                                                                      | 0x0: 16 clocks<br>0x1: 24 clocks<br>0x2: 36 clocks<br>0x3: 54 clocks                                                                                                                                    |
| chm      | 14    | Chopper mode selection.<br>This is only effective if <i>en_pwm_mode</i> is set<br>to 0 or <i>TSTEP &lt; TPWMTHRS</i>                                                                                                                                                                                                                                                                | 0x0: Standard mode (SpreadCycle)<br>0x1: Constant off time with fast decay time.<br>Fast decay time is also terminated when the<br>negative nominal current is reached. Fast decay is<br>after on time. |
| disfdcc  | 12    | fast decay mode for chm = 1                                                                                                                                                                                                                                                                                                                                                         | 0x0: enables current comparator usage for termi-<br>nation of the fast decay cycle<br>0x1: disables current comparator usage for termi-<br>nation of the fast decay cycle                               |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DECODE |
|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| fd3              | 11   | TFD[3]<br><i>with chm</i> =1:<br>MSB of fast decay time setting <i>TFD</i>                                                                                                                                                                                                                                                                                                                                                                                                         |        |
| HEND_OFFS<br>ET  | 10:7 | with chm=0: HEND hysteresis low value%0000 %1111:Hysteresis is -3, -2, -1, 0, 1,, 12(1/512 of this setting adds to current setting)This is the hysteresis value which becomesused for the hysteresis chopper.with chm=1: OFFSET sine wave offset%0000 %1111:Offset is -3, -2, -1, 0, 1,, 12This is the sine wave offset and 1/512 of thevalue becomes added to the absolute valueof each sine wave entry.                                                                          |        |
| HSTRT_TFD<br>210 | 6:4  | with chm=0: HSTRT hysteresis start value<br>added to HEND $\%000 \dots \%111:$<br>Add 1, 2,, 8 to hysteresis low value HEND<br>(1/512 of this setting adds to current setting)Attention: Effective HEND + HSTRT ≤ 16.Hint: Hysteresis decrement is done each 16<br>clockswith chm=1: TFD [20] fast decay time settingFast decay time setting (MSB: fd3):<br>$\%0000 \dots \%1111:$<br>Fast decay time setting TFD with<br>N <sub>CLK</sub> = 32 x TFD ( $\%0000:$ slow decay only) |        |
| TOFF             | 3:0  | TOFF off time and driver enableOff time setting controls duration of slow<br>decay phase $N_{CLK}$ = 24 + 32 x TOFF $\%0000$ : Driver disable, all bridges off<br>$\%0001$ : 1 – use only with TBL ≥ 2<br>$\%0010 \dots \%1111$ : 2 … 15                                                                                                                                                                                                                                           |        |

### COOLCONF (0x6D)

| BIT            | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24          |
|----------------|----|----|----|----|----|----|----|-------------|
| Field          | -  | -  | -  | -  | -  | -  | -  | sfilt       |
| Reset          | -  | -  | -  | -  | -  | -  | -  | 0x0         |
| Access<br>Type | -  | _  | _  | _  | _  | _  | _  | Write, Read |

| BIT            | 23          | 22                                                                                                       | 21                                                                                                                                                                                                                                              | 20                                                                 |      | 19                                                                                                                                                                                               | 18                                                                                                                                                                                     | 17     | 16 |
|----------------|-------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|
| Field          | -           |                                                                                                          |                                                                                                                                                                                                                                                 |                                                                    | s    | gt[6:0]                                                                                                                                                                                          |                                                                                                                                                                                        |        | ·  |
| Reset          | -           |                                                                                                          | 0x0                                                                                                                                                                                                                                             |                                                                    |      |                                                                                                                                                                                                  |                                                                                                                                                                                        |        |    |
| Access<br>Type | -           |                                                                                                          |                                                                                                                                                                                                                                                 |                                                                    | Writ | e, Read                                                                                                                                                                                          |                                                                                                                                                                                        |        |    |
| BIT            | 15          | 14                                                                                                       | 13                                                                                                                                                                                                                                              | 12                                                                 |      | 11                                                                                                                                                                                               | 10                                                                                                                                                                                     | 9      | 8  |
| Field          | seimin      | sedr                                                                                                     | n[1:0]                                                                                                                                                                                                                                          | _                                                                  |      |                                                                                                                                                                                                  | sema                                                                                                                                                                                   | x[3:0] | ł  |
| Reset          | 0x0         | 0:                                                                                                       | x0                                                                                                                                                                                                                                              | -                                                                  |      |                                                                                                                                                                                                  | 0:                                                                                                                                                                                     | x0     |    |
| Access<br>Type | Write, Read | Write,                                                                                                   | , Read                                                                                                                                                                                                                                          | _                                                                  |      |                                                                                                                                                                                                  | Write                                                                                                                                                                                  | Read   |    |
| BIT            | 7           | 6                                                                                                        | 5                                                                                                                                                                                                                                               | 4                                                                  |      | 3                                                                                                                                                                                                | 2                                                                                                                                                                                      | 1      | 0  |
| Field          | _           | seup                                                                                                     | [1:0]                                                                                                                                                                                                                                           | _                                                                  |      |                                                                                                                                                                                                  | semi                                                                                                                                                                                   | n[3:0] | L  |
| Reset          | -           | 0:                                                                                                       | x0                                                                                                                                                                                                                                              | -                                                                  |      |                                                                                                                                                                                                  | 0                                                                                                                                                                                      | x0     |    |
| Access<br>Type | -           | Write,                                                                                                   | , Read                                                                                                                                                                                                                                          | -                                                                  |      |                                                                                                                                                                                                  | Write                                                                                                                                                                                  | Read   |    |
| BITFIELD       | BITS        |                                                                                                          | DESCRIPT                                                                                                                                                                                                                                        | ION                                                                |      |                                                                                                                                                                                                  | D                                                                                                                                                                                      | ECODE  |    |
| sfilt          | 24          | StallGuard2                                                                                              | StallGuard2 filter enable                                                                                                                                                                                                                       |                                                                    |      |                                                                                                                                                                                                  | 0x0: Standard mode, high time resolution for<br>StallGuard<br>0x1: Filtered mode, StallGuard signal updated for<br>each four fullsteps only to compensate for motor<br>pole tolerances |        |    |
| sgt            | 22:16       | This signed<br>for stall outp<br>measureme<br>value gives<br>starting valu<br>-64 to +63:<br>StallGuard2 | out and sets the<br>nt range for rea<br>a higher sensit<br>working with<br>A higher                                                                                                                                                             | StallGuard2 le<br>e optimum<br>adout. A lower<br>ivity. Zero is th | е    |                                                                                                                                                                                                  |                                                                                                                                                                                        |        |    |
| seimin         | 15          | minimum cu                                                                                               | minimum current for smart current control                                                                                                                                                                                                       |                                                                    |      | 0x0: $1/2$ of current setting ( <i>IRUN</i> )(when used with StealthChop requires IRUN $\geq$ 16)0x1: 1/4 of current setting ( <i>IRUN</i> )(when used with StealthChop requires IRUN $\geq$ 28) |                                                                                                                                                                                        |        |    |
| sedn           | 14:13       | %00: For ea<br>decrease by<br>%01: For ea<br>decrease by<br>%10: For ea<br>decrease by                   | current down step speed<br>%00: For each 32 StallGuard2 values<br>decrease by one<br>%01: For each 8 StallGuard2 values<br>decrease by one<br>%10: For each 2 StallGuard2 values<br>decrease by one<br>%11: For each StallGuard2 value decrease |                                                                    |      |                                                                                                                                                                                                  |                                                                                                                                                                                        |        |    |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                               | DECODE |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|          |      | StallGuard2 hysteresis value for smart<br>current control                                                                                                                                 |        |
| semax    | 11:8 | If the StallGuard2 result is equal to or above ( <i>SEMIN</i> + <i>SEMAX</i> + 1) x 32, the motor current becomes decreased to save energy. %0000 %1111: 0 15                             |        |
|          |      | current up step width                                                                                                                                                                     |        |
| seup     | 6:5  | Current increment steps per measured<br>StallGuard2 value<br>%00 %11: 1, 2, 4, 8                                                                                                          |        |
|          |      | minimum StallGuard2 value for smart current control and smart current enable                                                                                                              |        |
| semin    | 3:0  | If the StallGuard2 result falls below SEMIN x<br>32, the motor current becomes increased to<br>reduce motor load angle.<br>%0000: smart current control CoolStep off<br>%0001 %1111: 1 15 |        |

### DRV\_STATUS (0x6F)

| BIT            | 31        | 30        | 29        | 28        | 27        | 26          | 25        | 24         |
|----------------|-----------|-----------|-----------|-----------|-----------|-------------|-----------|------------|
| Field          | stst      | olb       | ola       | s2gb      | s2ga      | otpw        | ot        | stallguard |
| Reset          |           |           |           |           |           |             |           |            |
| Access<br>Type | Read Only   | Read Only | Read Only  |
| BIT            | 23        | 22        | 21        | 20        | 19        | 18          | 17        | 16         |
| Field          | _         | -         | _         |           | C         | S_ACTUAL[4: | 0]        |            |
| Reset          | _         | -         | _         |           |           |             |           |            |
| Access<br>Type | -         | _         | _         | Read Only |           |             |           |            |
| BIT            | 15        | 14        | 13        | 12        | 11        | 10          | 9         | 8          |
| Field          | fsactive  | stealth   | s2vsb     | s2vsa     | -         | -           | SG_RES    | SULT[9:8]  |
| Reset          |           |           |           |           | _         | _           |           |            |
| Access<br>Type | Read Only | Read Only | Read Only | Read Only | -         | _           | Read      | I Only     |
| BIT            | 7         | 6         | 5         | 4         | 3         | 2           | 1         | 0          |
| Field          |           | 1         | 1         | SG_RES    | ULT[7:0]  | 1           |           | 1          |
| Reset          |           |           |           |           |           |             |           |            |
| Access<br>Type | Read Only |           |           |           |           |             |           |            |

| BITFIELD   | BITS  | DESCRIPTION                                                                                                                                                                                           | DECODE                                                                                                                                                                                                                                               |
|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |       | standstill indicator                                                                                                                                                                                  |                                                                                                                                                                                                                                                      |
| stst       | 31    | This flag indicates motor stand still in each operation mode. This occurs 2^20 clocks after the last step pulse.                                                                                      |                                                                                                                                                                                                                                                      |
| olb        | 30    | open load indicator phase B                                                                                                                                                                           | 0x0: normal operation<br>0x1: Open load detected on phase B.<br><i>Hint:</i> This is just an informative flag. The driver<br>takes no action upon it. False detection may occur<br>in fast motion and standstill. Check during slow<br>motion, only. |
| ola        | 29    | open load indicator phase A                                                                                                                                                                           | 0x0: normal operation<br>0x1: Open load detected on phase A.<br><i>Hint:</i> This is just an informative flag. The driver<br>takes no action upon it. False detection may occur<br>in fast motion and standstill. Check during slow<br>motion, only. |
| s2gb       | 28    | short to ground indicator phase B                                                                                                                                                                     | 0x0: normal operation<br>0x1: Short to GND detected on phase B. The driver<br>becomes disabled. The flags stay active, until the<br>driver is disabled by software ( <i>TOFF</i> =0) or by the<br>ENN input.                                         |
| s2ga       | 27    | short to ground indicator phase A                                                                                                                                                                     | 0x0: normal operation<br>0x1: Short to GND detected on phase A. The driver<br>becomes disabled. The flags stay active, until the<br>driver is disabled by software ( <i>TOFF</i> =0) or by the<br>ENN input.                                         |
| otpw       | 26    | overtemperature pre-warning flag                                                                                                                                                                      | 0x0: normal operation<br>0x1: Overtemperature pre-warning threshold is<br>exceeded.<br>The overtemperature pre-warning flag is common<br>for both bridges.                                                                                           |
| ot         | 25    | overtemperature flag                                                                                                                                                                                  | 0x0: normal operation<br>0x1: Overtemperature limit has been reached.<br>Drivers become disabled until <i>otpw</i> is also cleared<br>due to cooling down of the IC.<br>The overtemperature flag is common for both<br>bridges.                      |
| stallguard | 24    | StallGuard2/StallGuard4 status                                                                                                                                                                        | 0x0: normal operation<br>0x1: Motor stall detected by StallGuard2 (in<br>SpreadCycle operation) resp. by StallGuard4 (in<br>StealthChop2 operatoin) or fullstep stall (in fullstep<br>mode).                                                         |
|            |       | actual motor current / smart energy current                                                                                                                                                           |                                                                                                                                                                                                                                                      |
| CS_ACTUAL  | 20:16 | Actual current control scaling, for monitoring<br>smart energy current scaling controlled via<br>settings in register COOLCONF, or for<br>monitoring the function of the automatic<br>current scaling |                                                                                                                                                                                                                                                      |
| fsactive   | 15    | full step active indicator                                                                                                                                                                            | 0x0: microstepping active<br>0x1: Indicates that the driver has switched to<br>fullstep as defined by chopper mode settings and<br>velocity thresholds                                                                                               |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECODE                                                                                                                                                                                                  |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| stealth   | 14   | StealthChop2 indicator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x0: StealthChop2 not active<br>0x1: Driver operates in StealthChop2 mode                                                                                                                               |
| s2vsb     | 13   | short to supply indicator phase B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0: no error<br>0x1: Short to supply detected on phase B. The<br>driver becomes disabled. The flags stay active,<br>until the driver is disabled by software ( <i>TOFF</i> =0) or<br>by the ENN input. |
| s2vsa     | 12   | short to supply indicator phase A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0: no error<br>0x1: Short to supply detected on phase A. The<br>driver becomes disabled. The flags stay active,<br>until the driver is disabled by software ( <i>TOFF</i> =0) or<br>by the ENN input. |
| SG_RESULT | 9:0  | StallGuard2 result respectively StallGuard4<br>result (depending on actual chopper mode)<br>resp. PWM on time for coil A in stand still with<br>SpreadCycle for motor temperature detection.Mechanical load measurement:<br>The StallGuard2/4 result gives a means to<br>measure mechanical motor load. A higher<br>value means lower mechanical load. For<br>StallGuard2, a value of 0 signals highest<br>load. With optimum SGT setting, this is an<br>indicator for a motor stall. The stall detection<br>compares SG_RESULT to 0 in order to<br>detect a stall. SG_RESULT is used as a base<br>for CoolStep operation, by comparing it to a<br>programmable upper and a lower limit. It is<br>not applicable in StealthChop2 mode.<br>StallGuard2 works best with microstep<br>operation.<br>Temperature measurement during<br>SpreadCycle mode:<br>In standstill, no StallGuard2 result can be<br>obtained. SG_RESULT shows the chopper<br>on-time for motor coil A instead. Move the<br>motor to a determined microstep position at a<br>certain current setting to get a rough<br>estimation of motor temperature by a reading<br>the chopper on-time. As the motor heats up,<br>its coil resistance rises and the chopper on-<br>time increases. For StallGuard4 specifics,<br> |                                                                                                                                                                                                         |

### PWMCONF (0x70)

| BIT            | 31         30         29         28         27         26         25         26 |        |          |  |              |        |      |  |  |
|----------------|---------------------------------------------------------------------------------|--------|----------|--|--------------|--------|------|--|--|
| Field          |                                                                                 | PWM_L  | _IM[3:0] |  | PWM_REG[3:0] |        |      |  |  |
| Reset          |                                                                                 | 0>     | κC       |  | 0x4          |        |      |  |  |
| Access<br>Type |                                                                                 | Write, | Read     |  |              | Write, | Read |  |  |

| BIT                    | 23                   | 22                                                                                                                                                                           | 21                                                                                                                                                         | 20                                                                                            | 19               | 18                | 17    | 16       |  |  |  |  |  |
|------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|-------|----------|--|--|--|--|--|
| Field                  | pwm_dis_re<br>g_stst | pwm_meas<br>_sd_enable                                                                                                                                                       | FREEW                                                                                                                                                      | HEEL[1:0]                                                                                     | pwm_autogr<br>ad | pwm_autos<br>cale | PWM_F | REQ[1:0] |  |  |  |  |  |
| Reset                  | 0x0                  | 0x0                                                                                                                                                                          | 0                                                                                                                                                          | x0                                                                                            | 0x1              | 0x1               | 0x0   |          |  |  |  |  |  |
| Access<br>Type         | Write, Read          | Write, Read                                                                                                                                                                  | Write                                                                                                                                                      | , Read                                                                                        | Write, Read      | Write, Read       | Write | e, Read  |  |  |  |  |  |
| BIT                    | 15                   | 14                                                                                                                                                                           | 13                                                                                                                                                         | 12                                                                                            | 11               | 10                | 9     | 8        |  |  |  |  |  |
| Field                  |                      |                                                                                                                                                                              | PWM_GRAD[7:0]                                                                                                                                              |                                                                                               |                  |                   |       |          |  |  |  |  |  |
| Reset                  |                      | 0x0                                                                                                                                                                          |                                                                                                                                                            |                                                                                               |                  |                   |       |          |  |  |  |  |  |
| Access<br>Type         |                      |                                                                                                                                                                              |                                                                                                                                                            | Write                                                                                         | Read             |                   |       |          |  |  |  |  |  |
| BIT                    | 7                    | 6                                                                                                                                                                            | 5                                                                                                                                                          | 4                                                                                             | 3                | 2                 | 1     | 0        |  |  |  |  |  |
| Field                  |                      |                                                                                                                                                                              |                                                                                                                                                            | PWM_0                                                                                         | DFS[7:0]         |                   |       | -        |  |  |  |  |  |
| Reset                  |                      |                                                                                                                                                                              |                                                                                                                                                            | 0x                                                                                            | 1D               |                   |       |          |  |  |  |  |  |
| Access<br>Type         |                      |                                                                                                                                                                              |                                                                                                                                                            | Write                                                                                         | Read             |                   |       |          |  |  |  |  |  |
| BITFIELD               | BITS                 |                                                                                                                                                                              | DESCRIPT                                                                                                                                                   | ION                                                                                           |                  | DE                | ECODE |          |  |  |  |  |  |
| PWM_LIM                | 31:28                | Switching on<br>Limit for PW<br>switching ba<br>StealthChop<br>limit for bits<br>control when<br>reduce the c<br>back to Stea<br>It does not li<br>PWM_GRAM<br>(Default = 12 | M_SCALE_AU<br>ck from Sprea<br>2. This value o<br>7 to 4 of the au<br>o switching bac<br>urrent jerk dur<br>lthChop2.<br>mit PWM_GR/<br>D_AUTO offse<br>2) | dCycle to<br>defines the upp<br>utomatic curren<br>ck. It can be se<br>ing mode chan<br>4D or | er<br>t<br>to    |                   |       |          |  |  |  |  |  |
| PWM_REG                | 27:24                | change per l<br>pwm_autoso<br>1: 0.5 increm<br>2: 1 increme<br>3: 1.5 increme<br>4: 2 increme<br><br>8: 4 increme<br>                                                        | I maximum PV<br>half wave when<br>cale=1. (115<br>hents (slowest<br>nt<br>hents<br>nts (Reset def                                                          | n using<br>):<br>regulation)<br><i>fault)</i> )                                               |                  |                   |       |          |  |  |  |  |  |
| pwm_dis_reg<br>_stst   | 23                   | 1= Disable of<br>in standstill a<br>IRUN). This<br>noise during                                                                                                              | urrent regulati<br>and current is r<br>option elimina<br>standstill.                                                                                       | on when motor<br>reduced (less ti<br>tes any regulat                                          | nan<br>ion       |                   |       |          |  |  |  |  |  |
| pwm_meas_<br>sd_enable | 22                   |                                                                                                                                                                              | sure the motor                                                                                                                                             | ecay phases or<br>current to redu                                                             |                  |                   |       |          |  |  |  |  |  |

| BITFIELD             | BITS  | DESCRIPTION                                                                                                                                                                                                                                                                                | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREEWHEE<br>L        | 21:20 | Allows different standstill modes         Stand still option when motor current setting is zero ( <i>I_HOLD=0</i> ).         %00:       Normal operation         %01:       Freewheeling         %10:       Coil shorted using LS drivers         %11:       Coil shorted using HS drivers |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| pwm_autogra<br>d     | 19    | PWM automatic gradient adaptation                                                                                                                                                                                                                                                          | 0x0: Fixed value for PWM_GRAD         (PWM_GRAD_AUTO = PWM_GRAD)         0x1: Automatic tuning (only with         pwm_autoscale=1) (Reset default)         PWM_GRAD_AUTO is initialized with         PWM_GRAD_AUTO is initialized with         PWM_GRAD_MUTO is initialized with         PWM_GRAD_MUTO is initialized with         PWM_GRAD_AUTO is initialized with         PWM_GRAD_While pwm_autograd=0 and         becomes optimized automatically during motion.         Preconditions         1. PWM_OFS_AUTO has been automatically<br>initialized. This requires standstill at IRUN for<br>>130ms in order to a) detect standstill b) wait ><br>128 chopper cycles at IRUN and c) regulate         PWM_OFS_AUTO so that<br>-1 < PWM_SCALE_AUTO < 1 |
| pwm_autosc<br>ale 18 |       | PWM automatic amplitude scaling                                                                                                                                                                                                                                                            | 0x0: User defined feed forward PWM amplitude.<br>The current settings <i>IRUN</i> and <i>IHOLD</i> have no<br>influence!<br>The resulting PWM amplitude (limited to 0255)<br>is:<br><i>PWM_OFS x</i> (( <i>CS_ACTUAL+1</i> ) / 32)<br>+ <i>PWM_GRAD</i> x 256 / <i>TSTEP</i><br>0x1: Enable automatic current control ( <i>Reset</i><br><i>default</i> )                                                                                                                                                                                                                                                                                                                                                                                                   |
| PWM_FREQ             | 17:16 | PWM frequency selection:           %00:         f <sub>PWM</sub> =2/1024 f <sub>CLK</sub> (Reset default)           %01:         f <sub>PWM</sub> =2/683 f <sub>CLK</sub> %10:         f <sub>PWM</sub> =2/512 f <sub>CLK</sub> %11:         f <sub>PWM</sub> =2/410 f <sub>CLK</sub>      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECODE |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| PWM_GRAD | 15:8 | Velocity dependent gradient for PWM<br>amplitude:<br><i>PWM_GRAD</i> x 256 / <i>TSTEP</i><br>This value is added to <i>PWM_OFS</i> to<br>compensate for the velocity-dependent motor<br>back-EMF.<br>Use <i>PWM_GRAD</i> as initial value for<br>automatic scaling to speed up the automatic<br>tuning process. To do this, set <i>PWM_GRAD</i><br>to the determined, application specific value,<br>with <i>pwm_autoscale</i> =0. Only afterwards, set<br><i>pwm_autoscale</i> =1. Enable StealthChop2<br>when finished.<br><i>Hint:</i><br>After initial tuning, the required initial value<br>can be read out from <i>PWM_GRAD_AUTO</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |
|          |      | User defined PWM amplitude offset (0-255)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |
| PWM_OFS  | 7:0  | related to full motor current<br>( <i>CS_ACTUAL</i> =31) in stand still.<br>( <i>Reset default</i> =30)<br>Use <i>PWM_OFS</i> as initial value for automatic<br>scaling to speed up the automatic tuning<br>process. To do this, set <i>PWM_OFS</i> to the<br>determined, application specific value, with<br><i>pwm_autoscale</i> =0. Only afterwards, set<br><i>pwm_autoscale</i> =1. Enable StealthChop2<br>when finished.<br><i>PWM_OFS</i> = 0 will disable scaling down<br>motor current below a motor specific lower<br>measurement threshold. This setting should<br>only be used under certain conditions, i.e.<br>when the power supply voltage can vary up<br>and down by a factor of two or more. It<br>prevents the motor going out of regulation,<br>but it also prevents power down below the<br>regulation limit.<br><i>PWM_OFS</i> > 0 allows automatic scaling to<br>low PWM duty cycles even below the lower<br>regulation threshold. This allows low<br>(standstill) current settings based on the<br>actual (hold) current scale (register<br><i>IHOLD_IRUN</i> ). |        |

#### PWM\_SCALE (0x71)

Results of StealthChop2 amplitude regulator. These values can be used to monitor automatic PWM amplitude scaling (255=max. voltage).

| BIT            | 31                  | 30                                                                                                                                       | 29 | 28       | 27         | 26        | 25     | 24                        |  |  |  |
|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|----|----------|------------|-----------|--------|---------------------------|--|--|--|
| Field          | _                   | _                                                                                                                                        | _  | _        | _          | -         | -      | PWM_SCA<br>LE_AUTO[8<br>] |  |  |  |
| Reset          | _                   | -                                                                                                                                        | _  | _        | -          | -         | _      | 0x0                       |  |  |  |
| Access<br>Type | -                   | _                                                                                                                                        | _  | -        | -          | -         | -      | Read Only                 |  |  |  |
| BIT            | 23                  | 22                                                                                                                                       | 21 | 20       | 19         | 18        | 17     | 16                        |  |  |  |
| Field          | PWM_SCALE_AUTO[7:0] |                                                                                                                                          |    |          |            |           |        |                           |  |  |  |
| Reset          |                     |                                                                                                                                          |    | 0        | x0         |           |        |                           |  |  |  |
| Access<br>Type |                     | Read Only                                                                                                                                |    |          |            |           |        |                           |  |  |  |
| BIT            | 15                  | 14                                                                                                                                       | 13 | 12       | 11         | 10        | 9      | 8                         |  |  |  |
| Field          | -                   | _                                                                                                                                        | _  | _        | -          | -         | PWM_SC | ALE_SUM[9.8]              |  |  |  |
| Reset          | _                   | _                                                                                                                                        | _  | _        | -          | _         |        | 0x0                       |  |  |  |
| Access<br>Type | _                   | -                                                                                                                                        | _  | -        | _          | -         | Re     | ad Only                   |  |  |  |
| BIT            | 7                   | 6                                                                                                                                        | 5  | 4        | 3          | 2         | 1      | 0                         |  |  |  |
| Field          |                     | ·                                                                                                                                        |    | PWM_SCAI | E_SUM[7:0] |           | ·      | ·                         |  |  |  |
| Reset          |                     |                                                                                                                                          |    | 0        | x0         |           |        |                           |  |  |  |
| Access<br>Type |                     |                                                                                                                                          |    | Read     | I Only     |           |        |                           |  |  |  |
| BITFIEI        | D                   | BITS                                                                                                                                     |    |          | DE         | SCRIPTION |        |                           |  |  |  |
| PWM_SCALE      | AUTO                | 24:16                                                                                                                                    |    |          |            |           |        |                           |  |  |  |
| PWM_SCALE_     | _SUM                | Bits: 90: [01023]PWM_SCALE_SUM: Actual PWM duty cycle. This value is used for scaling the values CUR_A and CUR_B read from the sine wave |    |          |            |           |        |                           |  |  |  |

### **PWM\_AUTO (0x72)**

These automatically generated values can be read out in order to determine a default / power up setting for *PWM\_GRAD* and *PWM\_OFS*.

| _              |    |    |    |         |             |    |    |    |
|----------------|----|----|----|---------|-------------|----|----|----|
| BIT            | 31 | 30 | 29 | 28      | 27          | 26 | 25 | 24 |
| Field          | -  | -  | -  | -       | -           | -  | -  | _  |
| Reset          | -  | _  | _  | -       | _           | _  | _  | _  |
| Access<br>Type | _  | -  | -  | -       | -           | _  | _  | _  |
| BIT            | 23 | 22 | 21 | 20      | 19          | 18 | 17 | 16 |
| Field          |    |    |    | PWM_GRA | D_AUTO[7:0] |    |    |    |
| Reset          |    |    |    | 0:      | k0          |    |    |    |
| Access<br>Type |    |    |    | Read    | Only        |    |    |    |
|                |    |    |    |         |             |    |    |    |

| BIT            | 15   | 14               | 13   | 12               | 11               | 10    | 9 | 8 |  |  |  |
|----------------|------|------------------|------|------------------|------------------|-------|---|---|--|--|--|
| Field          | -    | -                | _    | _                | -                | _     | - | - |  |  |  |
| Reset          | -    | -                | _    | _                | -                | _     | - | _ |  |  |  |
| Access<br>Type | _    | -                | _    | -                | -                | -     | - | - |  |  |  |
| BIT            | 7    | 7 6 5 4 3 2 1 0  |      |                  |                  |       |   |   |  |  |  |
| Field          |      |                  |      | PWM_OFS          | _AUTO[7:0]       |       | • |   |  |  |  |
| Reset          |      |                  |      | 0                | x0               |       |   |   |  |  |  |
| Access<br>Type |      |                  |      | Read             | I Only           |       |   |   |  |  |  |
| BITFIE         | LD   | BITS DESCRIPTION |      |                  |                  |       |   |   |  |  |  |
| PWM_GRAD_      | AUTO | 23:16            | Auto | matically deterr | nined gradient   | value |   |   |  |  |  |
| PWM_OFS_A      | UTO  | 7:0              | Auto | matically deterr | nined offset val | ue    |   |   |  |  |  |

### SG4\_THRS (0x74)

|                |                   |      |      |                    | 1                                                                                                                                   | _         |                     |             |  |  |  |
|----------------|-------------------|------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|-------------|--|--|--|
| BIT            | 31                | 30   | 29   | 28                 | 27                                                                                                                                  | 26        | 25                  | 24          |  |  |  |
| Field          | -                 | -    | -    | -                  | -                                                                                                                                   | -         | -                   | _           |  |  |  |
| Reset          | -                 | -    | -    | -                  | -                                                                                                                                   | -         | -                   | _           |  |  |  |
| Access<br>Type | -                 | -    | _    | -                  | -                                                                                                                                   | -         | -                   | -           |  |  |  |
| BIT            | 23                | 22   | 21   | 20                 | 19                                                                                                                                  | 18        | 17                  | 16          |  |  |  |
| Field          | _                 | _    | _    | -                  | _                                                                                                                                   | -         | -                   | _           |  |  |  |
| Reset          | _                 | _    | _    | -                  | -                                                                                                                                   | _         | _                   | _           |  |  |  |
| Access<br>Type | -                 | -    | _    | -                  | -                                                                                                                                   | -         | -                   | -           |  |  |  |
| BIT            | 15                | 14   | 13   | 12                 | 11                                                                                                                                  | 10        | 9                   | 8           |  |  |  |
| Field          | _                 | -    | _    | -                  | -                                                                                                                                   | -         | sg_angle_of<br>fset | sg4_filt_en |  |  |  |
| Reset          | -                 | _    | -    | -                  | -                                                                                                                                   | -         | 0x1                 | 0x0         |  |  |  |
| Access<br>Type | _                 | -    | _    | _                  | -                                                                                                                                   | -         | Write, Read         | Write, Read |  |  |  |
| BIT            | 7                 | 6    | 5    | 4                  | 3                                                                                                                                   | 2         | 1                   | 0           |  |  |  |
| Field          |                   |      |      | SG4_TI             | HRS[7:0]                                                                                                                            |           |                     |             |  |  |  |
| Reset          |                   |      |      | 0                  | x0                                                                                                                                  |           |                     |             |  |  |  |
| Access<br>Type |                   |      |      | Write              | , Read                                                                                                                              |           |                     |             |  |  |  |
| BITFIE         | LD                | BITS |      |                    | DE                                                                                                                                  | SCRIPTION |                     |             |  |  |  |
| sg_angle_offse | sg_angle_offset 9 |      |      |                    | 1: Automatic phase shift compensation based on StallGuard4, when switching from StealthChop2 to SpreadCycle controlled via TPWMTHRS |           |                     |             |  |  |  |
| sg4_filt_en    |                   | 8    | 1: 6 | enable SG4 filter, | 0: disable SG                                                                                                                       | 64 filter |                     |             |  |  |  |

# 36V 2A<sub>RMS</sub>+ Smart Integrated Stepper Driver with S/D and SPI

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                     |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SG4_THRS | 7:0  | Detection threshold for stall. The StallGuard4 value $SG4\_RESULT$ becomes compared to this threshold.<br>A stall is signaled with $SG4\_RESULT \leq SG4\_THRS$ |
|          |      | SG4_THRS covers half of the possible SG4_RESULT range                                                                                                           |

#### SG4\_RESULT (0x75)

| BIT            | 31 | 30   | 29                                   | 28     | 27                                                                                                                                                                                                                                                                                                                                                                   | 26        | 25     | 24        |  |
|----------------|----|------|--------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------|--|
| Field          | -  |      | _                                    |        | _                                                                                                                                                                                                                                                                                                                                                                    | -         | _      | _         |  |
| Reset          | _  | _    | _                                    | _      | _                                                                                                                                                                                                                                                                                                                                                                    | _         | _      | _         |  |
| Access<br>Type | _  | _    | _                                    | -      | -                                                                                                                                                                                                                                                                                                                                                                    | -         | _      | _         |  |
| BIT            | 23 | 22   | 21                                   | 20     | 19                                                                                                                                                                                                                                                                                                                                                                   | 18        | 17     | 16        |  |
| Field          | _  | _    | _                                    | _      | -                                                                                                                                                                                                                                                                                                                                                                    | -         | -      | -         |  |
| Reset          | _  | _    | _                                    | _      | _                                                                                                                                                                                                                                                                                                                                                                    | _         | -      | _         |  |
| Access<br>Type | _  | -    | -                                    | -      | -                                                                                                                                                                                                                                                                                                                                                                    | -         | _      | -         |  |
| BIT            | 15 | 14   | 13                                   | 12     | 11                                                                                                                                                                                                                                                                                                                                                                   | 10        | 9      | 8         |  |
| Field          | -  | _    | -                                    | _      | -                                                                                                                                                                                                                                                                                                                                                                    | _         | SG4_RE | SULT[9:8] |  |
| Reset          | -  | _    | _                                    | _      | -                                                                                                                                                                                                                                                                                                                                                                    | -         | 0:     | x0        |  |
| Access<br>Type | _  | -    | -                                    | -      | -                                                                                                                                                                                                                                                                                                                                                                    | -         | Read   | l Only    |  |
| BIT            | 7  | 6    | 5                                    | 4      | 3                                                                                                                                                                                                                                                                                                                                                                    | 2         | 1      | 0         |  |
| Field          |    |      |                                      | SG4_RE | SULT[7:0]                                                                                                                                                                                                                                                                                                                                                            | -         | •      |           |  |
| Reset          |    |      |                                      | 0      | x0                                                                                                                                                                                                                                                                                                                                                                   |           |        |           |  |
| Access<br>Type |    |      |                                      | Read   | I Only                                                                                                                                                                                                                                                                                                                                                               |           |        |           |  |
| BITFIEI        | D  | BITS |                                      |        | DE                                                                                                                                                                                                                                                                                                                                                                   | SCRIPTION |        |           |  |
| SG4_RESULT     |    | 9:0  | 9:0 Sta<br>o<br>9:0 TC<br>mo<br>Inte |        | StallGuard result for StallGuard4, only.<br><i>SG4_RESULT</i> becomes updated with each fullstep, independent of<br><i>TCOOLTHRS</i> and <i>SG4THRS</i> . A higher value signals a lower motor load and<br>more torque headroom.<br>Intended for StealthChop2 mode, only. Bits 9 and 0 will always show 0.<br>Scaling to 10 bit is for compatibility to StallGuard2. |           |        |           |  |

### SG4\_IND (0x76)

| BIT            | 31  | 30             | 29 | 28   | 27   | 26 | 25 | 24 |  |  |  |  |
|----------------|-----|----------------|----|------|------|----|----|----|--|--|--|--|
| Field          |     | SG4_IND_3[7:0] |    |      |      |    |    |    |  |  |  |  |
| Reset          | 0x0 |                |    |      |      |    |    |    |  |  |  |  |
| Access<br>Type |     |                |    | Read | Only |    |    |    |  |  |  |  |

| BIT            | 23 | 22                                                            | 21    | 20                    | 19            | 18                | 17 | 16 |  |  |  |  |  |
|----------------|----|---------------------------------------------------------------|-------|-----------------------|---------------|-------------------|----|----|--|--|--|--|--|
| Field          |    | ·                                                             |       | SG4_IN                | D_2[7:0]      |                   | ·  |    |  |  |  |  |  |
| Reset          |    |                                                               |       | 0:                    | k0            |                   |    |    |  |  |  |  |  |
| Access<br>Type |    |                                                               |       | Read                  | Only          |                   |    |    |  |  |  |  |  |
| BIT            | 15 | 14                                                            | 13    | 12                    | 11            | 10                | 9  | 8  |  |  |  |  |  |
| Field          |    | SG4_IND_1[7:0]                                                |       |                       |               |                   |    |    |  |  |  |  |  |
| Reset          |    | 0x0                                                           |       |                       |               |                   |    |    |  |  |  |  |  |
| Access<br>Type |    | Read Only                                                     |       |                       |               |                   |    |    |  |  |  |  |  |
| BIT            | 7  | 6         5         4         3         2         1         0 |       |                       |               |                   |    |    |  |  |  |  |  |
| Field          |    |                                                               |       | SG4_IN                | D_0[7:0]      |                   |    |    |  |  |  |  |  |
| Reset          |    |                                                               |       | 02                    | k0            |                   |    |    |  |  |  |  |  |
| Access<br>Type |    |                                                               |       | Read                  | Only          |                   |    |    |  |  |  |  |  |
| BITFIE         | LD | BITS                                                          |       |                       | DE            | SCRIPTION         |    |    |  |  |  |  |  |
|                |    | 21.24                                                         | Whe   | n SG4_filt_en =       | 1:            |                   |    |    |  |  |  |  |  |
| SG4_IND_3      |    | 31:24                                                         | Displ | ays SG4 meas          | urement 3 use | d as filter input | :  |    |  |  |  |  |  |
| SG4_IND_2      |    | 23:16                                                         | Whe   | n SG4_filt_en =       | 1:            |                   |    |    |  |  |  |  |  |
| 364_IND_2      |    | 23.10                                                         | Displ | ays SG4 meas          | urement 2 use | d as filter input |    |    |  |  |  |  |  |
| SG4_IND_1      |    | 15:8                                                          |       | n SG4_filt_en =       |               |                   |    |    |  |  |  |  |  |
|                |    | 15.0                                                          | Displ | ays SG4 meas          | urement 1 use | d as filter input |    |    |  |  |  |  |  |
|                |    |                                                               |       | ays SG4 meası         |               |                   |    |    |  |  |  |  |  |
| SG4_IND_0      |    | 7:0                                                           |       | When SG4_filt_en = 1: |               |                   |    |    |  |  |  |  |  |
|                |    |                                                               | Displ | ays SG4 meas          | urement 0 use | d as filter input |    |    |  |  |  |  |  |

## **Typical Application Circuits**

#### **Standard Application Circuit**

The standard application circuit uses a minimum set of additional components. Use low ESR electrolytic capacitors for filtering the power supply. The capacitors need to cope with the current ripple caused by chopper operation. A minimum capacity of  $100\mu$ F at V<sub>S</sub> is recommended for best performance. Current ripple in the supply capacitors also depends on the power supply internal resistance and cable length. V<sub>CC\_IO</sub> must be supplied from an external source, e.g., a low-drop 3.3V regulator.

Place all filter capacitors as close as possible to the related IC pins. Use a solid common ground plane for all GND connections. Connect  $V_{DD1V8}$  filtering capacitor directly to the  $V_{DD1V8}$  pin.



Figure 35. Standard Application Circuit

### **High Motor Current**

When operating at a high motor current, the driver power dissipation due to MOSFET switch-on resistance significantly heats up the driver. This power dissipation heats up the PCB cooling infrastructure also, if operated at an increased duty cycle. This in turn leads to a further increase of driver temperature. An increase of temperature by about 100°C increases MOSFET resistance by roughly 50%. This is a typical behavior of MOSFET switches. Therefore, under high duty cycle, high load conditions, thermal characteristics have to be carefully taken into account, especially when increased environment temperatures are to be supported. See <u>Package Information</u> for the thermal characteristics and the online evaluation kit information for the layout example.

As a rule of thumb, thermal properties of the PCB design may become critical at or above 1.5A RMS motor current for increased periods of time. Note that the resistive power dissipation raises with the square of the motor current. On the other hand, this means that a small reduction of motor current significantly saves heat dissipation and energy.

### **Driver Protection and EME Circuitry**

Some applications have to cope with ESD events caused by motor operation or external influence. Despite ESD

### **Typical Application Circuits (continued)**

circuitry within the driver chips, ESD events occurring during operation can cause a reset or even a destruction of the motor driver, depending on their energy. Especially, plastic housings and belt drive systems tend to cause ESD events of several kV. It is best practice to avoid ESD events by attaching all conductive parts, especially the motors themselves to PCB ground, or to apply electrically conductive plastic parts. In addition, the driver can be protected up to a certain degree against ESD events or live plugging/pulling the motor, which also causes high voltages and high currents into the motor connector terminals.

A simple scheme uses capacitors at the driver outputs to reduce the dV/dt caused by ESD events. Larger capacitors bring more benefit concerning ESD suppression, but cause additional current flow in each chopper cycle, and thus increase driver power dissipation, especially at high supply voltages. The values shown are example values – they might be varied between 100pF and 1nF. The capacitors also dampen high-frequency noise injected from digital parts of the application PCB circuitry and thus reduce electromagnetic emission.



Figure 36. Simple ESD Enhancement

A more elaborate scheme uses LC filters to decouple the driver outputs from the motor connector. Varistors V1 and V2 in between of the coil terminals eliminate coil overvoltage caused by live plugging. Optionally protect all outputs by a varistor (V1A, V1B, V2A, V2B) against the ESD voltage. Fit the varistors to the supply voltage rating. The SMD inductivities conduct full motor coil current and need to be selected accordingly.

#### Ē =470pF 2-PHASE 500hm @ V1A STEPPER 100MHz MOTOR OUT1A Ś Ν FULL BRIDGE A V1 OUT2A S 500hm @ U V1B 100MHz =470pF DRIVER Ŧ =470pF √<u></u> V2A 500hm @ 100MHz OUT1B ſ FULL BRIDGE B V2 OUT2B $\gamma\gamma\gamma\gamma$ 500hm @ V2B =470pF 100MHz

## **Typical Application Circuits (continued)**

Figure 37. Extended Motor Output Protection

### **Ordering Information**

| PART NUMBER  | TEMPERATURE RANGE | PIN-PACKAGE               |  |
|--------------|-------------------|---------------------------|--|
| TMC2240ATJ+  | -40°C to +125°C   | 32 TQFN - 5mm x 5mm       |  |
| TMC2240ATJ+T | -40°C to +125°C   | 32 TQFN - 5mm x 5mm       |  |
| TMC2240AUU+  | -40°C to +125°C   | 38 TSSOP-EP 4.4mm x 9.7mm |  |
| TMC2240AUU+T | -40°C to +125°C   | 38 TSSOP-EP 4.4mm x 9.7mm |  |

+ Denotes a lead(Pb)-free/RoHS-compliant package.

T Denotes tape-and-reel.

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                    | PAGES<br>CHANGED                             |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 0                  | 7/22             | Release for Market Intro                                                                                                                                                                                                                                       | —                                            |
| 1                  | 2/23             | Changes in Electrical Characteristics; Pin Description; Register Map; Ordering Information.                                                                                                                                                                    | 9-13, 15-17,<br>75-123, 126                  |
|                    |                  | Updated Figures 2, 9, 12, 22                                                                                                                                                                                                                                   | 19, 32, 34, 53                               |
|                    |                  | Updated Tables 11-16 and 18-22                                                                                                                                                                                                                                 | 32, 40, 42, 44,<br>46, 48, 50, 51,<br>53, 55 |
|                    |                  | Updated StealthChop2, Setting the Full-Scale Current Range, StallGuard4 Load<br>Measurement, CoolStep Load Adaptive Current Scaling, Overvoltage Protection and<br>OV Pin; changes in Typical Application Circuits.                                            | 30-41, 47-48,<br>52-57, 66, 124              |
|                    |                  | New sections External Analog Input AIN Monitoring, Quick Configuration Guide added.                                                                                                                                                                            | 67-68, 68-73                                 |
| 2                  | 11/23            | Updated the <i>Open Load Flags</i> section - Added additional explanation; Updated Table 18 and Table 23; Note added in <i>Tuning CoolStep</i> section; Updated <i>Overvoltage Protection and OV Pin</i> section; Updated Figure 33; Updated COOLCONF Register | 39, 48, 56, 57,<br>66, 72, 113               |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.