RELIABILITY REPORT FOR MAX11210EEE+ PLASTIC ENCAPSULATED DEVICES January 20, 2016 # **MAXIM INTEGRATED** 160 RIO ROBLES SAN JOSE, CA 95134 | Approved by | |----------------------| | Sokhom Chum | | Quality Assurance | | Reliability Engineer | #### Conclusion The MAX11210EEE+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards. #### **Table of Contents** | IDevice Description | IVDie Information | | | |-----------------------------|--------------------------------|--|--| | IIManufacturing Information | VQuality Assurance Information | | | | IIIPackaging Information | VIReliability Evaluation | | | | Attachments | | | | # I. Device Description A. General Description The MAX11200/MAX11210 are ultra-low-power (< 300FA active current), high-resolution, serial output ADCs. These devices provide the highest resolution per unit power in the industry, and are optimized for applications that require very high dynamic range with low power, such as sensors on a 4mA to 20mA industrial control loop. Optional input buffers provide isolation of the signal inputs from the switched capacitor sampling network allowing these converters to be used with high-impedance sources without compromising available dynamic range or linearity. The devices provide a high-accuracy internal oscillator that requires no external components. When used with the specified data rates, the internal digital filter provides more than 100dB rejection of 50Hz or 60Hz line noise. The devices are configurable using the SPI interface and are available in a 16-pin QSOP package. #### II. Manufacturing Information A. Description/Function: 24-Bit, Single-Channel, Ultra-Low Power, Delta-Sigma ADCs with GPIO B. Process: TS18C. Number of Device Transistors: 148241D. Fabrication Location: Taiwan E. Assembly Location: Philippines, ThailandF. Date of Initial Production: June 25, 2010 # III. Packaging Information A. Package Type: 16-pin QSOP B. Lead Frame: Copper C. Lead Finish: 100% matte Tin D. Die Attach: Conductive E. Bondwire: Au (1 mil dia.) F. Mold Material: Epoxy with silica filler G. Assembly Diagram: #05-9000-4018 H. Flammability Rating: Class UL94-V0 I. Classification of Moisture Sensitivity per JEDEC standard J-STD-020-C Level 1 J. Single Layer Theta Ja: 120°C/W K. Single Layer Theta Jc: 37°C/W L. Multi Layer Theta Ja: 103.7°C/W M. Multi Layer Theta Jc: 37°C/W ## IV. Die Information A. Dimensions: 48.5X76.5 mils B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide) C. Interconnect: Al/0.5%Cu with Ti/TiN Barrier D. Backside Metallization: NoneE. Minimum Metal Width: 0.18umF. Minimum Metal Spacing: 0.18um G. Bondpad Dimensions: H. Isolation Dielectric: SiO<sub>2</sub>I. Die Separation Method: Wafer Saw #### V. Quality Assurance Information A. Quality Assurance Contacts: Don Lipps (Manager, Reliability Engineering) Bryan Preeshl (Vice President of QA) B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% for all Visual Defects. C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D # VI. Reliability Evaluation #### A. Accelerated Life Test The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (3) is calculated as follows: $$\lambda = 1$$ = 1.83 (Chi square value for MTTF upper limit) MTTF 192 x 4340 x 45 x 2 (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV) $$\lambda = 24.4 \times 10^{-9}$$ $\lambda = 24.4 \text{ F.I.T. (60% confidence level @ 25°C)}$ The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the TS18 Process results in a FIT Rate of 0.11 @ 25C and 1.87 @ 55C (0.8 eV, 60% UCL) ### B. E.S.D. and Latch-Up Testing (lot QYYZCQ002B, D/C 1013) The AC84 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78. # **Table 1**Reliability Evaluation Test Results # MAX11210EEE+ | TEST ITEM | TEST CONDITION | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS | |---------------------|----------------------------------------------|----------------------------------|-------------|-----------------------|----------------------| | Static Life Test (N | lote 1) Ta = 135°C Biased Time = 192 hrs. | DC Parameters<br>& functionality | 45 | 0 | QYYZCQ002J, D/C 1013 | Note 1: Life Test Data may represent plastic DIP qualification lots. .