MAX1939EEI Rev. A

**RELIABILITY REPORT** 

FOR

# MAX1939EEI

PLASTIC ENCAPSULATED DEVICES

July 9, 2003

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

e/h

Jim Pedicord Quality Assurance Reliability Lab Manager

Reviewed by

Cull

Bryan J. Preeshl Quality Assurance Executive Director

## Conclusion

The MAX1939 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## Table of Contents

I. .....Device Description II. .....Manufacturing Information III. .....Packaging Information IV. .....Die Information V. .....Quality Assurance Information VI. .....Reliability Evaluation

.....Attachments

## I. Device Description

A. General

The MAX1939 is a two-phase, step-down controller capable of delivering load currents up to 60A. The controller utilizes Quick-PWM<sup>™</sup> control architecture in conjunction with active load-current voltage positioning. Quick-PWM control provides instantaneous load-step response, while programmable voltage positioning allows the converter to utilize full transient regulation limits, reducing the output capacitance requirement. The two phases operate 180° out-of-phase with an effective 500kHz switching frequency, thus reducing input and output current ripple, as well as reducing input filter capacitor requirements.

The MAX1939 is compliant with AMD Hammer, Intel®, Voltage-Regulator Module (VRM) 9.0/9.1, and AMD Athlon<sup>™</sup> Mobile VID code specifications (see Table 1 for VID codes). The internal DAC provides ultra-high accuracy of ±0.75%. A controlled VID voltage transition is implemented to minimize both undervoltage and overvoltage overshoot during VID input change.

Remote sensing is available for high output-voltage accuracy. The MOSFET switches are driven by a 6V gate-drive circuit to minimize switching and crossover conduction losses to achieve efficiency as high as 90%. The MAX1939 features cycle-by-cycle current limit to ensure that the current limit is not exceeded. Crowbar protection is available to protect against output overvoltage.

### B. Absolute Maximum Ratings

| Item                                                | Rating                |
|-----------------------------------------------------|-----------------------|
| VCC to GND                                          | -0.3V to +28V         |
| VDD, PWRGD, ILIM, FB to GND                         | -0.3V to +6V          |
| EN, GNDS, VPOS, REF, VID ,                          | 0.00 10 100           |
| TIME to GND                                         | 0.3V to VVDD + 0.3V   |
| PGND to GND                                         | -0.3V to +0.3V        |
|                                                     | -2V to +28V           |
| CS1, CS2 to GND                                     |                       |
| VLG to GND                                          | -0.3V to +7V          |
| BST1, BST2 to GND                                   | -0.3V to +35V         |
| LX1 to BST1                                         | -7V to +0.3V          |
| LX2 to BST2                                         | -7V to +0.3V          |
| DH1 to LX1                                          | -0.3V to VBST1 + 0.3V |
| DH2 to LX2                                          | -0.3V to VBST2 + 0.3V |
| DL1, DL2 to PGND                                    | -0.3V to VVLG + 0.3V  |
| Operating Temperature Range                         | -40°C to +85°C        |
| Junction Temperature                                | +150°C                |
| Storage Temperature Range                           | -65°C to +150°C       |
| Lead Temperature (soldering, 10s)                   | +300°C                |
| Continuous Power Dissipation (TA = $+70^{\circ}$ C) |                       |
| 28-Pin QSOP                                         | 860.2mW               |
| Derates above +70°C                                 |                       |
| 28-Pin QSOP                                         | 20.8mW/°C             |
|                                                     | 20101111 0            |

# II. Manufacturing Information

A. Description/Function: Two-Phase Desktop CPU Core Supply Controller with Controlled VID Change

| B. Process:                      | S12 (Standard 1.2 micron silicon gate CMOS) |
|----------------------------------|---------------------------------------------|
| C. Number of Device Transistors: | 6243                                        |
| D. Fabrication Location:         | Oregon, or California                       |
| E. Assembly Location:            | Philippines or Thailand, USA                |
| F. Date of Initial Production:   | October, 2002                               |

# III. Packaging Information

| A. Package Type:                                                          | 28-Pin QSOP              |
|---------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                            | Copper                   |
| C. Lead Finish:                                                           | Solder Plate             |
| D. Die Attach:                                                            | Silver-filled Epoxy      |
| E. Bondwire:                                                              | Gold (1.3 mil dia.)      |
| F. Mold Material:                                                         | Epoxy with silica filler |
| G. Assembly Diagram:                                                      | 05-3501-0039             |
| H. Flammability Rating:                                                   | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: | Level 1                  |

## **IV. Die Information**

| A. Dimensions:             | 86 x 175 mils                                      |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 1.2 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 1.2 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

## V. Quality Assurance Information

| Α. | Quality Assurance Contacts: | Jim Pedicord (Reliability Lab Manager)   |
|----|-----------------------------|------------------------------------------|
|    |                             | Bryan Preeshl (Executive Director of QA) |
|    |                             | Kenneth Huening (Vice President)         |

- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
  0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \text{ x } 4389 \text{ x } 45 \text{ x } 2}$ (Chi square value for MTTF upper limit) Temperature Acceleration factor assuming an activation energy of 0.8eV  $\lambda = 24.13 \text{ x } 10^{-9} \qquad \lambda = 24.13 \text{ F.I.T.}$ (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The attached Burn-In Schematic (Spec. # 06-5995) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Report (**RR-1M**).

#### B. Moisture Resistance Tests

Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family.

## C. E.S.D. and Latch-Up Testing

The PM46-1 die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 400V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 100mA.

# Table 1 Reliability Evaluation Test Results

# MAX1939EEI

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        |      | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |
|----------------------|---------------------------------------------------------|----------------------------------|------|----------------|-----------------------|
| Static Life Test     | (Note 1)                                                |                                  |      |                |                       |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters & functionality    |      | 45             | 0                     |
| Moisture Testin      | g (Note 2)                                              |                                  |      |                |                       |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | QSOP | 77             | 0                     |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |      | 77             | 0                     |
| Mechanical Stre      | ess (Note 2)                                            |                                  |      |                |                       |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters                    |      | 77             | 0                     |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

# Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All $V_{PS1}$ pins                                                                          |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |

TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\overline{2/}$  No connects are not to be tested.
- $\overline{3/}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND, + $V_{S}$ , - $V_{S}$ ,  $V_{REF}$ , etc).

- 3.4 <u>Pin combinations to be tested.</u>
  - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
  - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
  - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



| PKG. CODE:<br>E28-1 | SIGNATURES | DATE ////XI///       |
|---------------------|------------|----------------------|
| CAV./PAD SIZE:      |            | BOND DIAGRAM #: REV: |
| 96X190              | DESIGN     | 05-3501-0039 A       |



| DOCUMENT I.D. 06-5995 | REVISION B | MAXIM TITLE: BI Circuit (MAX 1937/1938/1939 | PAGE 2 OF 3 |
|-----------------------|------------|---------------------------------------------|-------------|
|-----------------------|------------|---------------------------------------------|-------------|