

RELIABILITY REPORT FOR MAX280EWE+T PLASTIC ENCAPSULATED DEVICES

May 8, 2017

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

Eric Wright Reliability Engineer

Brian Standley Manager, Reliability



## Conclusion

The MAX280EWE+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

## **Table of Contents**

- I. ......Device Description
   IV. .....Die Information

   II. ......Manufacturing Information
   V. .....Quality Assurance Information

   III. ......Packaging Information
   VI. .....Reliability Evaluation
- .....Attachments

# I. Device Description

A. General

The MAX280/MXL1062 are 5th-order all-pole instrumentation lowpass filters with no DC error. The filter uses an external resistor and capacitor to isolate the integrated circuit from the DC signal path, thus providing excellent DC accuracy. The resistor and capacitor, along with the on-chip 4th-order switched capacitor filter, form a 5th-order low pass filter. Two MAX280/MXL1062s can be cascaded to form a 10t-order lowpass filter. The filter cutoff frequency is set by an internal clock which can be externally driven. The clock to cutoff-frequency ratio is 100:1, allowing clock ripple to be easily removed. The MAX280 is an enhanced version of the MXL1062. Enhancements include tighter specifications on the internal clock oscillator frequency and the buffer amplifier offset voltage.



# II. Manufacturing Information

A. Description/Function: 5th-Order, Zero DC Error, Lowpass Filter
B. Process: SG5
C. Fabrication Location: USA
D. Assembly Location: Philippines, Malaysia
E. Date of Initial Production: Pre 1997

#### **III.** Packaging Information

| A. Package Type:                                                            | 16-pin SOIC (W)          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (1.3 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-0201-0048            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 105°C/W                  |
| K. Single Layer Theta Jc:                                                   | 22°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 70°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 23°C/W                   |

#### IV. Die Information

| A. Dimensions:            | 94X115 mils                                                                         |
|---------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:           | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:          | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Minimum Metal Width:   | 5.0 microns (as drawn)                                                              |
| E. Minimum Metal Spacing: | 5.0 microns (as drawn)                                                              |
| F. Isolation Dielectric:  | SiO <sub>2</sub>                                                                    |
| G. Die Separation Method: | Wafer Saw                                                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:                                                | Eric Wright (Reliability Engineering)<br>Brian Standley (Manager, Reliability)<br>Bryan Preeshl (Vice President of QA) |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:                                                 | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| <ul><li>C. Observed Outgoing Defect Rate:</li><li>D. Sampling Plan:</li></ul> | < 50 ppm<br>Mil-Std-105D                                                                                               |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{(\text{where 4340 x 2})} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 1.13 \times 10^{-9}$ 

x = 1.13 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the SG5 Process results in a FIT Rate of 0.12 @ 25C and 2.04 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The AF04-2 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-100mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

# MAX280EWE+T

| TEST ITEM          | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|--------------------|-----------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test ( | Note 1)         |                           |             |                       |          |
|                    | Ta = 135C       | DC Parameters             | 977         | 0                     |          |
|                    | Biased          | & functionality           |             |                       |          |
|                    | Time = 192 hrs. |                           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.