

RELIABILITY REPORT FOR MAX913CSA+ PLASTIC ENCAPSULATED DEVICES

July 7, 2011

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX913CSA+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

# **Table of Contents**

- I. ......Device Description IV. ......Die Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

V. ......Quality Assurance Information VI. ......Reliability Evaluation

# I. Device Description

A. General

The MAX913 single and MAX912 dual, high-speed, low-power comparators have differential inputs and complementary TTL outputs. Fast propagation delay (10ns, typ), extremely low supply current, and a wide common-mode input range that includes the negative rail make the MAX912/MAX913 ideal for low-power, high-speed, single +5V (or ±5V) applications such as V/F converters or switching regulators. The MAX912/MAX913 outputs remain stable through the linear region. This feature eliminates output instability common to high-speed comparators when driven with a slow-moving input signal. The MAX912/MAX913 can be powered from a single +5V supply or a ±5V split supply. The MAX913 is an improved plug-in replacement for the LT1016. It provides significantly wider input voltage range and equivalent speed at a fraction of the power. The MAX912 dual comparator has equal performance to the MAX913 and includes independent latch controls.



II. Manufacturing Information

- B. Process:
- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                                                                              | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1501-0268            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 170°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | 136°C/W                  |
| M. Multi Layer Theta Jc:                                                                      | 38°C/W                   |
|                                                                                               |                          |

#### IV. Die Information

| Α. | Dimensions:             | 60 X 61 mils                                     |
|----|-------------------------|--------------------------------------------------|
| В. | Passivation:            | Si <sub>3</sub> N <sub>4</sub> (Silicon nitride) |
| C. | Interconnect:           | Au                                               |
| D. | Backside Metallization: | None                                             |
| E. | Minimum Metal Width:    | 2 microns (as drawn)                             |
| F. | Minimum Metal Spacing:  | 2 microns (as drawn)                             |
| G. | Bondpad Dimensions:     |                                                  |
| Н. | Isolation Dielectric:   | SiO <sub>2</sub>                                 |
| Ι. | Die Separation Method:  | Wafer Saw                                        |

- Oregon
- Malaysia, Philippines, Thailand Pre 1997



| Α. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)<br>Don Lipps (Manager, Reliability Engineering) |  |  |
|----|--------------------------------|----------------------------------------------------------------------------------------------------|--|--|
|    |                                | Bryan Preeshl (Vice President of QA)                                                               |  |  |
| В. | Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.       |  |  |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                           |  |  |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                       |  |  |

# VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 150°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{1000 x 4340 x 313 x 2}} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 0.7 \times 10^{-9}$   $\lambda = 0.7 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the CB2 Process results in a FIT Rate of 0.14 @ 25C and 2.48 @ 55C (0.8 eV, 60% UCL)

# B. E.S.D. and Latch-Up Testing (lot NKE0C2057D D/C 1107)

The CM86 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

# MAX913CSA+

| TEST ITEM                 | TEST CONDITION   | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |  |
|---------------------------|------------------|---------------------------|-------------|-----------------------|----------------------|--|--|
| Static Life Test (Note 1) |                  |                           |             |                       |                      |  |  |
|                           | Ta = 135°C       | DC Parameters             | 80          | 0                     | NKE0C2057D, D/C 1107 |  |  |
|                           | Biased           | & functionality           | 80          | 0                     | NKE0C2052B, D/C 1023 |  |  |
|                           | Time = 1000 hrs. |                           | 77          | 0                     | NKE0CA008E, D/C 0430 |  |  |
|                           |                  |                           | 76          | 0                     | NKE0CA008B, D/C 0428 |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.