# MAX32655 User Guide UG7419; Rev 0; 03/2021 Abstract: This user guide provides application developers information on how to use the memory and peripherals of the MAX32655 microcontroller. Detailed information for all registers and fields in the device are covered. Guidance is given for managing all the peripherals, clocks, power, and startup for the device family. Maxim Integrated Page 1 of 347 ## MAX32655 User Guide ## **Table of Contents** | MAX32655 User Guide | 2 | |---------------------------------------------------------------|----| | 1. Overview | 18 | | 1.1 Block Diagram | 19 | | 2. Memory, Register Mapping, and Access | 20 | | 2.1 Memory, Register Mapping, and Access Overview | | | 2.2 Field Access Definitions | | | 2.3 Standard Memory Regions | | | · - | | | , | | | • | | | 2.5.1.1 I-Code | _ | | 2.5.1.2 D-Code | | | 2.5.2.1 Standard DMA | | | 2.5.2.2 SPIO | | | 2.5.2.3 AHB Slave Base Address Map | | | 2.6 Peripheral Register Map | 30 | | 2.7 Error Correction Coding (ECC) Module | 31 | | 3. System, Power, Clocks, Reset | 32 | | 3.1 Oscillator Sources | | | 3.1.1.1 100MHz Internal Primary Oscillator (IPO) | | | 3.1.1.2 32MHz External RF Oscillator (ERFO) | | | 3.1.1.3 60MHz Internal Secondary Oscillator (ISO) | | | 3.1.1.4 7.3728MHz Internal Baud Rate Oscillator (IBRO) | 34 | | 3.1.1.5 32.768kHz External Real-Time Clock Oscillator (ERTCO) | | | 3.1.1.6 8kHz-30kHz Internal Nano-Ring Oscillator (INRO) | | | 3.2 System Oscillator (SYS_OSC) | | | 3.3 Operating Modes | | | 3.3.2.1 Entering SLEEP | | | 3.3.3.1 Entering LPM | | | 3.3.4.1 Entering UPM | | | 3.3.5.1 Entering STANDBY | | | 3.3.7.1 Entering BACKOF | | | 3.4 Device Resets | | | 3.5 Unified Internal Cache Controllers (ICC) | 51 | | 3.6 RAM Memory Management | | | 3.7 Miscellaneous Control Registers (MCR) | | | 3.8 Single Inductor Multiple Output Power Supply (SIMO) | | | 3 | | | 3.9 | Low-Power General Control Registers (LPGCR) | 64 | |-------|--------------------------------------------------------|------| | 3.10 | O Power Sequencer Registers (PWRSEQ) | 66 | | 3.11 | 1 Trim System Initialization Registers (TRIMSIR) | 73 | | 3.12 | 2 Global Control Registers (GCR) | 75 | | 3.13 | 3 Error Correction Coding (ECC) | 91 | | 3.14 | 4 System Initialization Registers (SIR) | 91 | | 3.15 | 5 Function Control Registers (FCR) | 93 | | 4. lı | nterrupts and Exceptions | 97 | | 4.1 | CM4 Interrupt and Exception Features | 97 | | 4.2 | CM4 Interrupt Vector Table | 97 | | 4.3 | RV32 Interrupt Vector Table | 99 | | 5. 6 | General-Purpose I/O and Alternate Function Pins (GPIO) | 101 | | 5.1 | Instances | 101 | | 5.2 | Configuration | 102 | | 5.3 | Reference Tables | 104 | | 5.4 | Usage | 105 | | 5.5 | Configuring GPIO (External) Interrupts | 106 | | 5.6 | Registers | 108 | | 6. F | Flash Controller (FLC) | 117 | | 6.1 | Instances | 117 | | 6.2 | Usage | 117 | | 6.3 | Registers | 119 | | 7. C | Debug Access Port (DAP) | 125 | | 7.1 | Instances | 125 | | 7.2 | Access Control | 125 | | 7.3 | Pin Configuration | 125 | | 8. S | Semaphores | 126 | | 8.1 | Instances | 126 | | 8.2 | Multiprocessor Communications | 126 | | 8.3 | Registers | 127 | | 9. S | Standard DMA (DMA) | 132 | | 9.1 | Instances | 132 | | 9.2 | DMA Channel Operation (DMA_CH) | 132 | | 9.3 | Usage | 136 | | 9.4 | Count-To-Zero (CTZ) Condition | 136 | | 9.5 | Chaining Buffers | 137 | | 9.6 | DMA Interrupts | 1.39 | | 9.7 | Channel Timeout Detect | 139 | |-------|----------------------------------------------------------------------|------------| | 9.8 | Memory-to-Memory DMA | 140 | | 9.9 | DMA Registers | 140 | | 9.10 | DMA Channel Registers | 141 | | 10. | Analog-to-Digital Converter (ADC) and Comparators | 147 | | 10.1 | Features | 147 | | 10.2 | Instances | 147 | | 10.3 | Architecture | 148 | | 10.4 | Clock Configuration | 149 | | 10.5 | Power-Up Sequence | 149 | | 10.6 | Conversion | 150 | | 10.7 | Reference Scaling and Input Scaling | 151 | | 10.8 | Data Limits and Out of Range Interrupts | 152 | | 10.9 | Power-Down Sequence | 154 | | 10.10 | Comparator Operation | 154 | | 10.11 | 1 ADC Registers | 155 | | 10.12 | 2 Low-Power Comparator Registers | 159 | | 11. | UART (UART) | 161 | | 11.1 | Instances | 162 | | 11.2 | DMA | 163 | | 11.3 | UART Frame | 163 | | 11.4 | FIFOs | 163 | | 11.5 | Interrupt Events | 164 | | 11.6 | LPUART Wakeup Events | 166 | | 11.7 | | | | 11.8 | Receive Sampling | 167 | | 11.9 | Baud Rate Generation | 167 | | | | | | 11.10 | | | | 11.11 | 10.2.1 RTC/CTS Handling for Application Controlled HFC | 171<br>172 | | 12. | Serial Peripheral Interface (SPI) | 179 | | 12.1 | Instances | | | 12.2 | Formats | | | 12.3 | Pin Configuration | | | 12.4 | Clock Configuration | | | 12.5 | Registers | | | 13 | I <sup>2</sup> C Master/Slave Serial Communications Peripheral (I2C) | 198 | | 13.1 | I <sup>2</sup> C Master/Slave Features | 198 | |-------|----------------------------------------------------------|-----| | 13.2 | Instances | 198 | | 13.3 | I <sup>2</sup> C Overview | 199 | | 13.4 | Configuration and Usage | 201 | | 13.4 | 4.4.1 Hs-Mode Timing | 202 | | 13.4 | 4.4.2 Hs-Mode Clock Configuration | | | 13.4 | 4.6.1 I <sup>2</sup> C Master Mode Receiver Operation | 205 | | 13.4 | 4.6.2 I <sup>2</sup> C Master Mode Transmitter Operation | | | 13.4 | 4.6.3 I <sup>2</sup> C Multi-Master Operation | | | _ | 4.7.1 Slave Transmitter | | | _ | 4.7.2 Slave Receivers | | | 13.5 | Registers | | | | Inter-Integrated Sound Interface (I <sup>2</sup> S) | | | 14.1 | Instances | | | 14.2 | Details | | | 14.3 | Master and Slave Mode Configuration | | | 14.4 | Clocking | | | 14.5 | Data Formatting | | | 14.6 | Transmit and Receive FIFOs | 235 | | 14.7 | Interrupt Events | 238 | | 14.8 | Direct Memory Access | 239 | | 14.9 | Block Operation | 239 | | 14.10 | Registers | 239 | | 15. | 1-Wire Master (OWM) | 245 | | 15.1 | 1-Wire Master Features | 245 | | 15.2 | 1-Wire Pins and Configuration | 246 | | 15.3 | 1-Wire Protocol | 246 | | 15.3 | 3.1.1 Physical Layer | 247 | | 15.3 | 3.1.2 Link Layer | 247 | | | 3.1.3 Network Layer | | | 15.4 | 1-Wire Operation | | | 15.5 | 1-Wire Data Reads | | | 15.6 | Registers | | | 16. | Real-Time Clock (RTC) | 259 | | 16.1 | Overview | 259 | | 16.2 | Instances | 260 | | 16.3 | Register Access Control | 260 | | 16.4 | RTC Alarm Functions | 261 | | 16.5 | RTC Calibration | 263 | | 16.6 | Registers | 265 | | 17. | Timers (TMR/LPTMR) | 269 | |------|----------------------------------------------------|-----| | 17.1 | Instances | 270 | | 17.2 | Basic Timer Operation | 270 | | 17.3 | 32-Bit Single / 32-Bit Cascade / Dual 16-Bit | 271 | | 17.4 | Timer Clock Sources | 271 | | 17.5 | Timer Pin Functionality | 272 | | 17.6 | Wakeup Events | 274 | | 17.7 | <b>,</b> | | | 17 | 7.7.5.1 Capture Event | | | | 7.7.5.2 Rollover Event | | | 17.8 | Registers | 292 | | 18. | Wakeup Timer (WUT) | 300 | | 18.1 | Basic Operation | 300 | | 18.2 | One-Shot Mode (0) | 301 | | 18.3 | Continuous Mode (1) | 302 | | 18.4 | Registers | 303 | | 19. | Watchdog Timer (WDT) | 306 | | 19.1 | | | | 19.2 | | | | 19.3 | | | | 19.4 | · | | | 19.5 | | | | | - | | | 19.6 | | | | 19.7 | | | | 20. | Pulse Train Engine (PT) | | | 20.1 | Instances | 317 | | 20.2 | Features | 317 | | 20.3 | Engine | 317 | | | D.3.1.1 Pulse Train Mode | | | | D.3.1.2 In Pulse Train Mode, Set the Bit Pattern | | | | D.3.1.3 Synchronize Two or More Outputs, if Needed | | | | D.3.1.5 Pulse Train Loop Mode | | | | D.3.1.6 Pulse Train Automatic Restart Mode | | | 20.4 | | | | 20.5 | Atomic Pulse Train Output Enable and Disable | 319 | | 20.6 | Halt and Disable | 320 | | 20.7 | Interrupts | 320 | | 20.8 | · | | | | <del>-</del> | | | | D.8.1.1 Pulse Train Engine Global Enable/Disable Register | | |------|--------------------------------------------------------------------------------|-----| | | 0.8.1.2 Pulse Train Engine Safe Enable Register | | | | D.8.1.3 Pulse Train Engine Safe Disable Register D.8.1.4 Pulse Train Registers | | | 21. | CRC | | | 21.1 | | | | 21.2 | | | | 21.3 | | | | 21.4 | • | | | 21.5 | - | | | 21.6 | - | | | 22. | AES | | | 22.1 | | | | 22.2 | | | | 22.3 | | | | 22.4 | | | | 22.5 | | | | 22.6 | ,, | | | 22.7 | · | | | 23. | TRNG Engine | 338 | | 23.1 | ŭ | | | 24. | Bluetooth 5 Low Energy (LE) Radio | | | 24.1 | - · · · · · · · · · · · · · · · · · · · | | | 24.2 | 33 | | | 24.3 | | | | 24.4 | • | | | 24.5 | Documentation | 342 | | 25. | Secure Boot | 343 | | 25.1 | Development Tools | 343 | | 25.2 | · | | | 25.3 | Building the Application Image | 344 | | 25.4 | Root Key Management | | | 25.5 | Program Loading | | | 26. | Revision History | 347 | | | | | ## **List of Figures** | Figure 1-1: MAX32655 Block Diagram | 19 | |---------------------------------------------------------------------------------|-----| | Figure 2-1: CM4 Code Memory Mapping | 21 | | Figure 2-2: RISC-V IBUS Code Memory Mapping | 22 | | Figure 2-3: CM4 Peripheral and Data Memory Mapping | 23 | | Figure 2-4: RV32 DBUS Peripheral and Data Memory Mapping | 24 | | Figure 2-5: Unique Serial Number Format | 26 | | Figure 3-1: Example 32MHz Crystal Capacitor Determination | 33 | | Figure 3-2: MAX32655 Clock Block Diagram | 37 | | Figure 3-3: SLEEP Mode Clock Control | 39 | | Figure 3-4: Low-Power Mode (LPM) Clock and State Retention Diagram | 41 | | Figure 3-5: Micro Power Mode (UPM) Clock and State Retention Block Diagram | 43 | | Figure 3-6: STANDBY Mode Clock and State Retention Block Diagram | 45 | | Figure 3-7: BACKUP Mode Clock and State Retention Block Diagram | 47 | | Figure 3-8: Power Down Mode (PDM) Clock and State Retention Block Diagram | 49 | | Figure 9-1: DMA Block-Chaining Flowchart | 138 | | Figure 10-1: Analog-to-Digital Converter Block Diagram | 148 | | Figure 10-2: ADC Limit Engine | 153 | | Figure 11-1: UART Block Diagram | 162 | | Figure 11-2: UART Frame Structure | 163 | | Figure 11-3: UART Interrupt Functional Diagram | 164 | | Figure 11-4: Oversampling Example | 167 | | Figure 11-5: UART Baud Rate Generation | 167 | | Figure 11-6: LPUART Timing Generation | 168 | | Figure 11-7: HFC Physical Connection | 170 | | Figure 11-8: HFC Signaling for Transmitting to an External Receiver | 171 | | Figure 12-1: SPI Block Diagram | 180 | | Figure 12-2: 4-Wire SPI Connection Diagram | 182 | | Figure 12-3: Generic 3-Wire SPI Master to Slave Connection | 183 | | Figure 12-4: Dual Mode SPI Connection Diagram | 184 | | Figure 12-5: SCK Clock Rate Control | 185 | | Figure 12-6: SPI Clock Polarity | 186 | | Figure 13-1: I <sup>2</sup> C Write Data Transfer | 200 | | Figure 13-2: I <sup>2</sup> C SCL Timing for Standard, Fast and Fast-Plus Modes | 201 | | Figure 14-1: I <sup>2</sup> S Master Mode | | | Figure 14-2: I <sup>2</sup> S Slave Mode | 230 | | Figure 14-3:Audio Interface I <sup>2</sup> S Signal Diagram | 231 | | Figure 14-4: Audio Mode with Inverted Word Select Polarity | 233 | | Figure 14-5: Audio Master Mode Left-Justified First Bit Location | | | Figure 14-6: MSB Adjustment when Sample Size is Less Than Bits Per Word | 234 | | Figure 14-7: LSB Adjustment when Sample Size is Less Than Bits Per Word | 234 | | Figure 14-8: I <sup>2</sup> S Mono Left Mode | 235 | | Figure 14-9: I <sup>2</sup> S Mono Right Mode | | | Figure 15-1: 1-Wire Signal Interface | | | Figure 15-2: 1-Wire Reset Pulse | | | Figure 15-3: 1-Wire Write Time Slot | | | Figure 15-4: 1-Wire Read Time Slot | | | Figure 15-5: 1-Wire ROM ID Fields | | | Figure 16-1: MAX32655 RTC Block Diagram (12-bit Sub-Second Counter) | 259 | | Figure 16-2: RTC Interrupt/Wakeup Diagram Wakeup Function | 262 | |----------------------------------------------------------------------|-----| | Figure 16-3: Internal Implementation of 4kHz Digital Trim | 264 | | Figure 17-1: MAX32655 TimerA Output Functionality, Modes 0/1/3/5 | 273 | | Figure 17-2: MAX32655 TimerA Input Functionality, Modes 2/4/6/7/8/14 | 274 | | Figure 17-3: Timer I/O Signal Naming Conventions | 275 | | Figure 17-4: One-Shot Mode Diagram | 278 | | Figure 17-5: Continuous Mode Diagram | 280 | | Figure 17-6: Counter Mode Diagram | 282 | | Figure 17-7: Capture Mode Diagram | 285 | | Figure 17-8: Compare Mode Diagram | 287 | | Figure 17-9: Gated Mode Diagram | 289 | | Figure 17-10: Capture/Compare Mode Diagram | 291 | | Figure 18-1: One-Shot Mode Diagram | 301 | | Figure 18-2: Continuous Mode Diagram | 302 | | Figure 19-1: Windowed Watchdog Timer Block Diagram | 307 | | Figure 19-2: WDT Early Interrupt and Reset Event Sequencing Details | 310 | | Figure 19-3: WDT Late Interrupt and Reset Event Sequencing Details | 311 | | Figure 24-1: MAX32655 Bluetooth Stack Overview | 341 | | Figure 25-1: MAX32655 Secure Boot Flow | 344 | | Figure 25-2: MAX32655 Application Image | 345 | ## **List of Tables** | Table 2-1: Field Access Definitions | 25 | |----------------------------------------------------------------------------------|----| | Table 2-2: System SRAM Configuration | 27 | | Table 2-3: AHB Slave Base Address Map | | | Table 2-4: APB Peripheral Base Address Map | | | Table 3-1: Oscillators, Descriptions, and Nominal Frequencies | 35 | | Table 3-2: Reset Sources and Effect on Oscillator Status | | | Table 3-3: Reset Sources and Effect on System Oscillator Selection and Prescaler | | | Table 3-4 System RAM Retention in BACKUP Mode | | | Table 3-5: Wakeup Sources for Each Operating Mode in the MAX32655 | 50 | | Table 3-6: Reset and Low-Power Mode Effects | 50 | | Table 3-7: Internal Cache Controller Register Summary | | | Table 3-8: ICCO Cache Information Register | 53 | | Table 3-9: ICCO Memory Size Register | 53 | | Table 3-10: ICCO Cache Control Register | 53 | | Table 3-11: ICCO Invalidate Register | 53 | | Table 3-12 RAM Block Size and Base Address | 54 | | Table 3-13: Miscellaneous Control Register Summary | 54 | | Table 3-14: Error Correction Coding Enable Register | 55 | | Table 3-15: IPO Manual Register | 55 | | Table 3-16: Output Enable Register | 55 | | Table 3-17: Comparator 0 Control Register | 55 | | Table 3-18: Miscellaneous Control Register | 56 | | Table 3-19: GPIO3 Pin Control Register | 57 | | Table 3-20: SIMO Power Supply Device Pin Connectivity | 58 | | Table 3-21: SIMO Controller Register Summary | 58 | | Table 3-22: SIMO Buck Voltage Regulator A Control Register | 59 | | Table 3-23: SIMO Buck Voltage Regulator B Control Register | 59 | | Table 3-24: SIMO Buck Voltage Regulator C Control Register | 60 | | Table 3-25: SIMO Buck Voltage Regulator D Control Register | 60 | | Table 3-26: SIMO High Side FET Peak Current VREGO_A VREGO_B Register | 61 | | Table 3-27: SIMO High Side FET Peak Current VREGO_C VREGO_D Register | 61 | | Table 3-28: SIMO Maximum High Side FET Time On Register | 61 | | Table 3-29: SIMO Buck Cycle Count V <sub>REGO_A</sub> Register | 62 | | Table 3-30: SIMO Buck Cycle Count V <sub>REGO_B</sub> Register | 62 | | Table 3-31: SIMO Buck Cycle Count V <sub>REGO_C</sub> Register | 62 | | Table 3-32: SIMO Buck Cycle Count V <sub>REGO_D</sub> Register | 62 | | Table 3-33: SIMO Buck Cycle Count Alert V <sub>REGO_A</sub> Register | 62 | | Table 3-34: SIMO Buck Cycle Count Alert V <sub>REGO_B</sub> Register | 62 | | Table 3-35: SIMO Buck Cycle Count Alert V <sub>REGO_C</sub> Register | 63 | | Table 3-36: SIMO Buck Cycle Count Alert V <sub>REGO_D</sub> Register | 63 | | Table 3-37: SIMO Buck Regulator Output Ready Register | 63 | | Table 3-38: SIMO Zero Cross Calibration VREGO_A Register | 63 | | Table 3-39: SIMO Zero Cross Calibration VREGO_B Register | 64 | | Table 3-40: SIMO Zero Cross Calibration VREGO_C Register | 64 | | Table 3-41: SIMO Zero Cross Calibration VREGO_D Register | | | Table 3-42 Low-Power Control Register Summary | 64 | | Table 3-43: Reset Control Register | | | Table 3-44: Clock Disable Register | 65 | | Table 3-45: Power Sequencer Register Summary | 66 | | Table 3-46: Low-Power Control Register | 67 | | Table 3-47: GPIO0 Low-Power Wakeup Status Flags | | |-------------------------------------------------------------------------|----| | Table 3-48: GPIO0 Low-Power Wakeup Enable Registers | 68 | | Table 3-49: GPIO1 Low-Power Wakeup Status Flags | | | Table 3-50: GPIO1 Low-Power Wakeup Enable Registers | 69 | | Table 3-51: GPIO2 Low-Power Wakeup Status Flags | | | Table 3-52: GPIO2 Low-Power Wakeup Enable Registers | 69 | | Table 3-53: GPIO3 Low-Power Wakeup Status Flags | | | Table 3-54: GPIO3 Low-Power Wakeup Enable Registers | 70 | | Table 3-55: Low-Power Peripheral Wakeup Status Flags | 70 | | Table 3-56: Low-Power Peripheral Wakeup Enable Registers | 70 | | Table 3-57: Low-Power VBTLE Power Down Register | 72 | | Table 3-58: Low-Power General Purpose Register 0 | 72 | | Table 3-59: Low-Power General Purpose Register 1 | 73 | | Table 3-60: Trim System Initialization Register Summary | 73 | | Table 3-61: RTC Trim System Initialization Register | 73 | | Table 3-62: SIMO Trim System Initialization Register | 73 | | Table 3-63: IPO Low Trim System Initialization Register | 74 | | Table 3-64: Control Trim System Initialization Register | 74 | | Table 3-65: INRO Trim System Initialization Register | 74 | | Table 3-66: Global Control Register Summary | 75 | | Table 3-67: System Control Register | 76 | | Table 3-68: Reset Register 0 | 77 | | Table 3-69: Clock Control Register | 78 | | Table 3-70: Power Management Register | 80 | | Table 3-71: Peripheral Clock Divisor Register | 81 | | Table 3-72: Peripheral Clock Disable Register 0 | 81 | | Table 3-73: Memory Clock Control Register | 83 | | Table 3-74: Memory Zeroize Control Register | 83 | | Table 3-75: System Status Flag Register | 84 | | Table 3-76: Reset Register 1 | 84 | | Table 3-77: Peripheral Clock Disable Register 1 | 85 | | Table 3-78: Event Enable Register | 87 | | Table 3-79: Revision Register | 87 | | Table 3-80: System Status Interrupt Enable Register | 87 | | Table 3-81: Error Correction Coding Error Register | 88 | | Table 3-82: Error Correction Coding Correctable Error Detected Register | 88 | | Table 3-83: Error Correction Coding Interrupt Enable Register | 88 | | Table 3-84: Error Correction Coding Error Address Register | 88 | | Table 3-85: Bluetooth LDO Control Register | 89 | | Table 3-86: Bluetooth LDO Delay Count Register | 90 | | Table 3-87: General Purpose Register | 91 | | Table 3-88: Error Correction Coding Enable Register Summary | 91 | | Table 3-89: Error Correction Coding Enable Register | 91 | | Table 3-90: System Initialization Register Summary | 91 | | Table 3-91: System Initialization Status Register | 92 | | Table 3-92: System Initialization Address Error Register | 92 | | Table 3-93: System Initialization Function Status Register | 92 | | Table 3-94: System Initialization Security Function Status Register | | | Table 3-95: Function Control Register Summary | | | Table 3-96: Function Control 0 Register | | | Table 3-97: Automatic Calibration 0 Register | | | Table 3-98: Automatic Calibration 1 Register | | | Table 3-99. Automatic Calibration 2 Register | 95 | | Table 3-100: RV32 Boot Address Register | | |-----------------------------------------------------------------------------------------|-----| | Table 3-101: RV32 Control Register | 95 | | Table 3-102: ERFO Kick Start Register | 96 | | Table 4-1: MAX32655 CM4 Interrupt Vector Table | 97 | | Table 4-2: MAX32655 RV32 Interrupt Vector Table | 99 | | Table 5-1: MAX32655 GPIO Pin Count | | | Table 5-2: MAX32655 GPIO Pin Function Configuration | | | Table 5-3: MAX32655 Input Mode Configuration | | | Table 5-4: MAX32655 Output Mode Configuration | | | Table 5-5: MAX32655 GPIO Alternate Function Configuration Reference | 104 | | Table 5-6: MAX32655 GPIO Output/Input Configuration Reference | 104 | | Table 5-7: MAX32655 GPIO Interrupt Configuration Reference | | | Table 5-8: MAX32655 GPIO Pullup/Pulldown/Drive Strength/Voltage Configuration Reference | 105 | | Table 5-9: MAX32655 GPIO Port Interrupt Vector Mapping | 106 | | Table 5-10: MAX32655 GPIO Wakeup Interrupt Vector | 107 | | Table 5-11: GPIO Register Summary | | | Table 5-12: GPIO Port n Configuration Enable Bit 0 Register | 109 | | Table 5-13: GPIO Port n Configuration Enable Atomic Set Bit 0 Register | 109 | | Table 5-14: GPIO Port n Configuration Enable Atomic Clear Bit 0 Register | 109 | | Table 5-15: GPIO Port n Output Enable Register | 109 | | Table 5-16: GPIO Port n Output Enable Atomic Set Register | 110 | | Table 5-17: GPIO Port n Output Enable Atomic Clear Register | 110 | | Table 5-18: GPIO Port n Output Register | 110 | | Table 5-19: GPIO Port n Output Atomic Set Register | 110 | | Table 5-20: GPIO Port n Output Atomic Clear Register | 110 | | Table 5-21: GPIO Port n Input Register | 111 | | Table 5-22: GPIO Port n Interrupt Mode Register | 111 | | Table 5-23: GPIO Port n Interrupt Polarity Register | 111 | | Table 5-24: GPIO Port n Input Enable Register | 111 | | Table 5-25: GPIO Port n Interrupt Enable Register | 112 | | Table 5-26: GPIO Port n Interrupt Enable Atomic Set Register | 112 | | Table 5-27: GPIO Port n Interrupt Enable Atomic Clear Register | 112 | | Table 5-28: GPIO Port n Interrupt Status Register | 112 | | Table 5-29: GPIO Port n Interrupt Clear Register | 112 | | Table 5-30: GPIO Port n Wakeup Enable Register | 113 | | Table 5-31: GPIO Port n Wakeup Enable Atomic Set Register | 113 | | Table 5-32: GPIO Port n Wakeup Enable Atomic Clear Register | 113 | | Table 5-33: GPIO Port n Interrupt Dual Edge Mode Register | 113 | | Table 5-34: GPIO Port n Pad Configuration 1 Register | 113 | | Table 5-35: GPIO Port n Pad Configuration 2 Register | 113 | | Table 5-36: GPIO Port n Configuration Enable Bit 1 Register | 114 | | Table 5-37: GPIO Port n Configuration Enable Atomic Set Bit 1 Register | 114 | | Table 5-38: GPIO Port n Configuration Enable Atomic Clear Bit 1 Register | 114 | | Table 5-39: GPIO Port n Configuration Enable Bit 2 Register | 114 | | Table 5-40: GPIO Port n Configuration Enable Atomic Set Bit 2 Register | 115 | | Table 5-41: GPIO Port n Configuration Enable Atomic Clear Bit 2 Register | 115 | | Table 5-42: GPIO Port n Hysteresis Enable Register | 115 | | Table 5-43: GPIO Port n Output Drive Strength Bit 0 Register | | | Table 5-44: GPIO Port n Output Drive Strength Bit 0 Register | | | Table 5-45: GPIO Port n Output Drive Strength Bit 1 Register | 115 | | Table 5-46: GPIO Port n Pulldown/Pullup Strength Select Register | 115 | | Table 5-47: GPIO Port n Voltage Select Register | | | Table 6-1: MAX32655 Internal Flash Memory Organization | 117 | | Table 6-2: Valid Addresses Flash Writes | 118 | |-------------------------------------------------------------------------------------------------------|-----| | Table 6-3: Flash Controller Register Summary | | | Table 6-4: Flash Controller Address Pointer Register | | | Table 6-5: Flash Controller Clock Divisor Register | | | Table 6-6: Flash Controller Control Register | | | Table 6-7: Flash Controller Interrupt Register | | | Table 6-8: Flash Controller Data 0 Register | | | Table 6-9: Flash Controller Data Register 1 | | | Table 6-10: Flash Controller Data Register 2 | | | Table 6-11: Flash Controller Data Register 3 | | | Table 6-12: Flash Controller Access Control Register | | | Table 6-13: Flash Write/Lock 0 Register | | | Table 6-14: Flash Write/Lock 1 Register | | | Table 6-15: Flash Read Lock 0 Register | | | Table 6-16: Flash Read Lock 1 Register | | | Table 7-1: MAX32655 DAP Instances | | | Table 8-1: MAX32655 Semaphore Instances | | | Table 8-2: Semaphore Register Summary | | | Table 8-3: Semaphore 0 Register | | | Table 8-4: Semaphore 1 Register | | | Table 8-5: Semaphore 2 Register | | | Table 8-6: Semaphore 3 Register | | | Table 8-7: Semaphore 4 Register | | | Table 8-8: Semaphore 5 Register | | | Table 8-9: Semaphore 6 Register | | | Table 8-10: Semaphore 7 Register | | | Table 8-11: Semaphore Interrupt 0 Register | | | Table 8-12: Semaphore Mailbox O Register | | | Table 8-13: Semaphore Interrupt 1 Register | 130 | | Table 8-14: Semaphore Mailbox 1 Register | 130 | | Table 8-15: Semaphore Status Register | 130 | | Table 9-1: MAX32655 DMA and Channel Instances | 132 | | Table 9-2: DMA Source and Destination by Peripheral | 133 | | Table 9-3: Data Movement from Source to DMA FIFO | 134 | | Table 9-4: Data Movement from the DMA FIFO to Destination | 135 | | Table 9-5: DMA Channel Timeout Configuration | 139 | | Table 9-6: DMA Register Summary | 140 | | Table 9-7: DMA Interrupt Flag Register | 140 | | Table 9-8: DMA Interrupt Enable Register | | | Table 9-9: Standard DMA Channel 0 to Channel 3 Register Summary | 141 | | Table 9-10: DMA Channel Registers Summary | 141 | | Table 9-11: DMA_CHn Control Register | 142 | | Table 9-12: DMA Status Register | 144 | | Table 9-13: DMA Channel n Source Register | 145 | | Table 9-14: DMA Channel n Destination Register | 145 | | Table 9-15: DMA Channel n Count Register | 145 | | Table 9-16: DMA Channel n Source Reload Register | 145 | | Table 9-17: DMA Channel n Destination Reload Register | 146 | | Table 9-18: DMA Channel n Count Reload Register | 146 | | Table 10-1: MAX32655 ADC Input Pins for the 81-CTBGA Package | | | Table 10-2: MAX32655 ADC Clock Frequency and ADC Conversion Time with the System Clock set to the IPO | 149 | | Table 10-3: ADC Data Register Alignment Options | | | Table 10-4: MAX32655 Input and Reference Scale Support by ADC Input Channel | 151 | | Table 10-5: ADC Registers Summary | 155 | |--------------------------------------------------------------------------------------------------|-----| | Table 10-6: ADC Control Register | 155 | | Table 10-7: ADC Status Register | 157 | | Table 10-8: ADC Data Register | 157 | | Table 10-9: ADC Interrupt Control Register | 157 | | Table 10-10: ADC Limit 0 to 3 Registers | | | Table 10-11: Low-Power Comparator Registers Summary | | | Table 10-12: Low-Power Comparator n Registers | | | Table 11-1: MAX32655 UART/LPUART Instances | | | Table 11-2: MAX32655 Interrupt Events | | | Table 11-3: Frame Error Detection for Standard UARTs and LPUART | | | Table 11-4: Frame Error Detection for LPUARTs with UARTn_CTRL.fdm = 1 and UARTn_CTRL.dpfe_en = 1 | | | Table 11-5: MAX32655 Wakeup Events | | | Table 11-6: LPUART Low Baud Rate Generation Examples (UARTn_CTRL.fdm = 1) | | | Table 11-7: UART/LPUART Register Summary | | | Table 11-8: UART Control Register | | | Table 11-9: UART Status Register | | | Table 11-10: UART Interrupt Enable Register | | | Table 11-11: UART Interrupt Flag Register | | | Table 11-12: UART Clock Divisor Register | | | Table 11-13: UART Oversampling Control Register | | | Table 11-14: UART Transmit FIFO Register | | | Table 11-15: UART Pin Control Register | | | Table 11-16: UART Data Register | | | Table 11-17: UART DMA Register | | | Table 11-18: UART Wakeup Enable | | | Table 11-19. UART Wakeup Flag Register | | | Table 12-1: MAX32655 SPI Instances | | | Table 12-2: MAX32655 SPI Peripheral Pins | | | Table 12-3: Four-Wire Format Signals | | | Table 12-4: Three-Wire Format Signals | | | Table 12-5: SPI Modes Clock Phase and Polarity Operation | | | Table 12-6: SPIn Register Summary | | | Table 12-7: SPI FIFO32 Register | | | Table 12-8: SPI 16-bit FIFO Register | | | Table 12-9: SPI 8-bit FIFO Register | | | Table 12-10: SPI Control 0 Register | | | Table 12-11: SPI Control 1 Register | | | <u> </u> | | | Table 12-12: SPI Control 2 Register | | | Table 12-13: SPI Slave Select Timing Register | | | Table 12-14: SPI Master Clock Configuration Registers | | | Table 12-15: SPI DMA Control Registers | | | Table 12-16: SPI Interrupt Status Flags Registers | | | Table 12-17: SPI Interrupt Enable Registers | | | Table 12-18: SPI Wakeup Status Flags Registers | | | Table 12-19: SPI Wakeup Enable Registers | | | Table 12-20: SPI Slave Select Timing Registers | | | Table 13-1: MAX78000 I <sup>2</sup> C Peripheral Pins | | | Table 13-2: I <sup>2</sup> C Bus Terminology | | | Table 13-3: Calculated I <sup>2</sup> C Bus Clock Frequencies | | | Table 13-4: I <sup>2</sup> C Slave Address Format | | | Table 13-5: Register Summary | | | Table 13-6: I <sup>2</sup> C Control Register | 216 | | Table 13-7: I <sup>2</sup> C Status Register | | |------------------------------------------------------------------------------------------------|-----| | Table 13-8: I <sup>2</sup> C Interrupt Flag 0 Register | 218 | | Table 13-9: I <sup>2</sup> C Interrupt Enable 0 Register | 220 | | Table 13-10: I <sup>2</sup> C Interrupt Flag 1 Register | 221 | | Table 13-11: I <sup>2</sup> C Interrupt Enable 1 Register | 221 | | Table 13-12: I <sup>2</sup> C FIFO Length Register | 222 | | Table 13-13: I <sup>2</sup> C Receive Control 0 Register | 222 | | Table 13-14: I <sup>2</sup> C Receive Control 1 Register | 222 | | Table 13-15: I <sup>2</sup> C Transmit Control 0 Register | 223 | | Table 13-16: I <sup>2</sup> C Transmit Control 1 Register | 225 | | Table 13-17: I <sup>2</sup> C Data Register | 225 | | Table 13-18: I <sup>2</sup> C Master Control Register | 225 | | Table 13-19: I <sup>2</sup> C SCL Low Control Register | 226 | | Table 13-20: I <sup>2</sup> C SCL High Control Register | 226 | | Table 13-21: I <sup>2</sup> C Hs-Mode Clock Control Register | 226 | | Table 13-22: I <sup>2</sup> C Timeout Register | 227 | | Table 13-23: I <sup>2</sup> C DMA Register | 227 | | Table 13-24: I <sup>2</sup> C Slave Address Register | 227 | | Table 14-1: MAX32655 I <sup>2</sup> S Instances | 229 | | Table 14-2: MAX32655 I <sup>2</sup> S Pin Mapping | 229 | | Table 14-3: I <sup>2</sup> S Mode Configuration | 231 | | Table 14-4: Data Ordering for Byte Data Size (Stereo Mode) | 236 | | Table 14-5: Data Ordering for Half-Word Data Size (Stereo Mode) | 236 | | Table 14-6: Data Ordering for Word Data Size (Stereo Mode) | 236 | | Table 14-7: Configuration for Typical Audio Width and Samples per WS Clock Cycle | 237 | | Table 14-8. I <sup>2</sup> S Interrupt Events | 238 | | Table 14-9: I <sup>2</sup> S Register Summary | 239 | | Table 14-10: I <sup>2</sup> S Control 0 Register | 240 | | Table 14-11: I <sup>2</sup> S Master Mode Configuration Register | 241 | | Table 14-12: I <sup>2</sup> S DMA Control Register | | | Table 14-13: I <sup>2</sup> S FIFO Register | 243 | | Table 14-14: I <sup>2</sup> S Interrupt Flag Register | 243 | | Table 14-15: I <sup>2</sup> S Interrupt Enable Register | | | Table 15-1: MAX32655 1-Wire Master Peripheral Pins | | | Table 15-2: 1-Wire ROM Commands | | | Table 15-3: 1-Wire Slave Device ROM ID Field | 251 | | Table 15-4: OWM Register Summary | 255 | | Table 15-5: OWM Configuration Register | 255 | | Table 15-6: OWM Clock Divisor Register | 256 | | Table 15-7: OWM Control Status Register | 256 | | Table 15-8: OWM Data Buffer Register | 257 | | Table 15-9: OWM Interrupt Flag Register | | | Table 15-10: OWM Interrupt Enable Register | | | Table 16-1: RTC Seconds, Sub-Seconds, Time-of-Day Alarm and Sub-Seconds Alarm Register Details | | | Table 16-2: RTC Register Access | | | Table 16-3: MAX32655 RTC Square Wave Output Configuration | | | Table 16-4: RTC Register Summary | 265 | | Table 16-5: RTC Seconds Counter Register | | | Table 16-6: RTC Sub-Second Counter Register (12-bit) | | | Table 16-7: RTC Time-of-Day Alarm Register | | | Table 16-8: RTC Sub-Second Alarm Register | | | Table 16-9: RTC Control Register | | | Table 16-10: RTC 32KHz Oscillator Digital Trim Register | 268 | | Table 16-11: RTC 32KHz Oscillator Control Register | 268 | |-----------------------------------------------------------------------------------------|-----| | Table 17-1: MAX32655 TMR/LPTMR Instances | | | Table 17-2: MAX32655 TMR/LPTMR Instances Capture Events | 270 | | Table 17-3: TimerA/TimerB 32-Bit Field Allocations | | | Table 17-4: MAX32655 Wakeup Events | | | Table 17-5: MAX32655 Operating Mode Signals for Timer 0 and Timer 1 | | | Table 17-6: MAX32655 Operating Mode Signals for Timer 2 and Timer 3 | | | Table 17-7: MAX32655 Operating Mode Signals for Low-Power Timer 0 and Low-Power Timer 1 | 276 | | Table 17-8: Timer Register Summary | 292 | | Table 17-9: Timer Count Register | 292 | | Table 17-10: Timer Compare Register | | | Table 17-11: Timer PWM Register | 293 | | Table 17-12: Timer Interrupt Register | 293 | | Table 17-13: Timer Control 0 Register | 294 | | Table 17-14: Timer Non-Overlapping Compare Register | 297 | | Table 17-15: Timer Control 1 Register | 297 | | Table 17-16: Timer Wakeup Status Register | 299 | | Table 18-1: MAX32655 WUT Clock Period | 300 | | Table 18-2: Wakeup Timer Register Summary | 303 | | Table 18-3: Wakeup Timer Count Register | 304 | | Table 18-4: Wakeup Timer Compare Register | 304 | | Table 18-5: Wakeup Timer PWM Register | 304 | | Table 18-6: Wakeup Timer Interrupt Register | 304 | | Table 18-7: Wakeup Timer Control Register | 304 | | Table 18-8: Wakeup Timer Non-Overlapping Compare Register | 305 | | Table 19-1: MAX32655 WDT Instances Summary | 307 | | Table 19-2: WDT Event Summary | | | Table 19-3: WDT Register Summary | 313 | | Table 19-4: WDT Control Register | 313 | | Table 19-5: WDT Reset Register | 316 | | Table 19-6: WDT Clock Source Select Register | 316 | | Table 19-7: WDT Count Register | 316 | | Table 20-1: Pulse Train Engine Register Summary | 320 | | Table 20-2: Pulse Train Engine Global Enable/Disable Register | 321 | | Table 20-3: Pulse Train Engine Resync Register | | | Table 20-4:Pulse Train Engine Stopped Interrupt Flag Register | | | Table 20-5: Pulse Train Engine Interrupt Enable Register | 323 | | Table 20-6: Pulse Train Engine Safe Enable Register | 323 | | Table 20-7: Pulse Train Engine Safe Disable Register | 324 | | Table 20-8: Pulse Train Engine Configuration Register | 324 | | Table 20-9: Pulse Train Mode Bit Pattern Register | 325 | | Table 20-10: Pulse Train n Loop Configuration Register | 325 | | Table 20-11: Pulse Train n Automatic Restart Configuration Register | 325 | | Table 21-1: MAX32655 CRC Instances | 327 | | Table 21-2: Organization of Calculated Result in CRC_VAL.value | 328 | | Table 21-3: Common CRC Polynomials | 328 | | Table 21-4: CRC Register Summary | 330 | | Table 21-5: CRC Control Register | | | Table 21-6: CRC Data Input 32 Register | | | Table 21-7: CRC Polynomial Register | 331 | | Table 21-8: CRC Value Register | | | Table 22-1: MAX32655 AES Instances | 332 | | Table 22-2: Interrupt Events | 334 | | Table 22-3: AES Register Summary | 335 | |--------------------------------------------------|-----| | Table 22-4: AES Control Register | | | Table 22-5: AES Status Register | | | Table 22-6: AES Interrupt Flag Register | | | Table 22-7: AES Interrupt Enable Register | | | Table 22-8: AES FIFO Register | | | Table 23-1: Register Summary | 338 | | Table 23-2: TRNG Control Register | | | Table 23-3: TRNG Status Register | | | Table 23-4: TRNG Data Register | 339 | | Table 25-1: MAX32655 Bootloader Instances | | | Table 25-2: MAX32655 Application Image Structure | | | Table 26-1: Revision History | | #### 1. Overview The MAX32655 microcontroller (MCU) is an advanced system-on-chip featuring an Arm® Cortex®-M4F CPU for efficient computation of complex functions and algorithms. The SoC integrates power regulation and management with a Single Inductor Multiple Output (SIMO) buck regulator system. The latest generation Bluetooth 5.2 Low Energy (LE) radio, supporting LE Audio, Angle of Arrival (AoA), and Angle of Departure (AoD) for direction finding, long-range (coded), and high-throughput modes are also available. The device offers large internal memory with 512KB flash and 128KB SRAM, with optional error correction coding on one 32KB SRAM bank. This 32KB bank can be optionally retained in backup mode. An 8KB user OTP area is available, and 8 bytes are retained, even during power down. Many high-speed interfaces are supported on the device including multiple QSPI, UART, and I<sup>2</sup>C serial interfaces, and one I<sup>2</sup>S port for connecting to an audio codec. An eight-input, 10-bit ADC is available to monitor analog input from external analog sources. The device is available in an 81-CTBGA, 8mm × 8mm, 0.8mm pitch. The high-level block diagram for the MAX32655 is shown in Figure 1-1. Maxim Integrated Page 18 of 347 ## 1.1 Block Diagram Figure 1-1: MAX32655 Block Diagram Maxim Integrated Page 19 of 347 ## 2. Memory, Register Mapping, and Access ## 2.1 Memory, Register Mapping, and Access Overview The Arm Cortex-M4 architecture defines a standard memory space for unified code and data access. This memory space is addressed in units of single bytes but is most typically accessed in 32-bit (4 byte) units. It may also be accessed, depending on the implementation, in 8-bit (1 byte) or 16-bit (2 byte) widths. The total range of the memory space is 32 bits wide (4GB addressable total), from addresses 0x0000 0000 to 0xFFFF FFFF. It is important to note, however, that the architectural definition does not require the entire 4GB memory range to be populated with addressable memory instances. Maxim Integrated Page 20 of 347 Figure 2-1: CM4 Code Memory Mapping | 0x2001_FFFF | sy sram3 | |-------------|-----------| | 0x2001 C000 | 16KB | | 0x2001_BFFF | _ | | | sy sram 2 | | | 48 KB | | 0x2001_0000 | | | 0x2000_FFFF | overem1 | | | sysram1 | | 0-2000 0000 | 32 KB | | 0x2000_8000 | | | 0x2000_7FFF | | | _ | sysram0 | | | 32 KB | | 0x2000_0000 | | 0x1007\_FFFF Internal Program/Data Flash Memory 512KB 0x1000\_0000 Maxim Integrated Page 21 of 347 Figure 2-2: RISC-V IBUS Code Memory Mapping Maxim Integrated Page 22 of 347 Figure 2-3: CM4 Peripheral and Data Memory Mapping Maxim Integrated Page 23 of 347 Figure 2-4: RV32 DBUS Peripheral and Data Memory Mapping | / | 2212 (2212) | | | |----------------------------|--------------------------------------|--|--| | / 0×400B_E000 | SPI 0 (S PI0) | | | | 0x4008_8000 | Low Power Comparators (LPCOMP) | | | | 0x4008_1400 | Low Power UART 0 (UART3) | | | | 0x4008_1000 | Low Power Timer 1 (TMR5) | | | | 0x4008_0C00 | Low Power Timer 0 (TMR4) | | | | 0x4008_0800 | Low Power Watchdog Timer 0 (WDT1) | | | | 0x4008_0400 | GPIO Port 2 (GPI O2) | | | | 0x4008_0000 | Low Power Control (LPCGR) | | | | 0x4006_0000 | I2S (I2S) | | | | 0x4004_D000 | TRNG (TRNG) | | | | 0x4004_D000 | TRNG (TRNG) | | | | 0x4004_6000 | SPI 1 (SPI1) | | | | 0x4004_4000 | UART 2 (UART2) | | | | 0x4004_3000 | UART 1 (UART1) | | | | 0x4004_2000 | UART 0 (UART0) | | | | 0x4003_E000 | Semaphore (SEMA) | | | | 0x4003_D000 | One Wire Master (OW M) | | | | 0x4003 C000 | Pulse Train Engine (PT) | | | | 0x4003_4000 | ADC (ADC) | | | | 0x4002 A800 | ICC 1 RV32 (ICC1) | | | | 0x4002 A000 | ICC 0 CM4 (ICC0) | | | | 0x4002 9000 | Flash Controller 0 (FLC0) | | | | 0x4002 8000 | Standard DMA (DMA) | | | | 0x4001 F000 | I2C 2 (I2C2) | | | | 0x4001 E000 | I2C 1 (I2C1) | | | | 0x4001 D000 | I2C 0 (I2C0) | | | | 0x4001_3000 | Timer 3 (TMR3) | | | | 0x4001_2000 | Timer 2 (TMR2) | | | | 0x4001 1000 | Timer 1 (TMR1) | | | | 0x4001_0000 | Timer 0 (TMR0) | | | | 0x4001_0000<br>0x4000 F000 | CRC (CRC) | | | | 0x4000_1000<br>0x4000 9000 | GPIO Port 1 (GPI O1) | | | | 0x4000_3000<br>0x4000 8000 | GPIO Port 0 (GPIO0) | | | | 0x4000_3000<br>0x4000 7800 | AES Keys (AESK) | | | | 0x4000_7300 | AES (AES) | | | | 0x4000_7400<br>0x4000 6C00 | Miscella neous Control (MCR) | | | | 0x4000_6c00 | Power Sequencer (PWRSEQ) | | | | 0x4000_6800<br>0x4000 6400 | Wake up Timer (WUT) | | | | 0x4000_6400<br>0x4000 6000 | Real-Time Clock (RTC) | | | | 0x4000_6000<br>0x4000 5800 | General Control Function (GCFR) | | | | _ | Trim System Initialization (TRIMSIR) | | | | 0x4000_5400 | SIMO (SIMO) | | | | 0x4000_4400 | Dynamic Voltage Scaling (DVS) | | | | 0x4000_3C00 | Watchdog Timer 0 (WDT0) | | | | 0x4000_3000 | Function Control (FCR) | | | | 0x4000_0800 | | | | | 0x4000_0400 | System Interface (SIR) | | | | 0x4000_0000 | Global Control (GCR) | | | Maxim Integrated Page 24 of 347 #### 2.2 Field Access Definitions All fields accessible by user software have distinct access capabilities. Each register table contained in this user guide has an access type defined for each field. The definition of each field access type is presented in *Table 2-1*. Table 2-1: Field Access Definitions | Access Type | Definition | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RO | Reserved This access type is reserved for static fields. Reads of this field return the reset value. Writes are ignored. | | DNM | Reserved. Do Not Modify Reads of this field return indeterminate values. Software must first read this field and write the same value whenever writing to this register. | | R | Read Only Reads of this field return a value. Writes to the field have no effect on device operation. | | W | Write Only Reads of this field return indeterminate values. Writes to the field may change the field's state and may affect device operation. | | R/W | Unrestricted Read/Write Reads of this field return a value. Writes to the field may change the field's state and may affect device operation. | | RC | Read-to-Clear Reads of this field may return a value. Any read of this register clears the field to 0. Writes to the field have no effect on device operation. | | RS | Read-to-Set Reads of this field may return a value. Any read of this register sets the field to 1. Writes to the field have no effect on device operation. | | R/W0 | Read-Write-0-Only Reads of this field may return a value. Writing 0 to this field may change the field's state and may affect device operation. Writing 1 to the field has no effect on device operation. | | R/W1 | Read-Write-1-Only Reads of this field may return a value. Writing 1 to this field may change the field's state and may affect device operation. Writing 0 to the field has no effect on device operation. | | R/W1C | Read-Write-1-to-Clear Reads of this field may return a value. Writing 1 to this field clears this field to 0. Writing 0 to the field has no effect on device operation. | | W1C | Write-1-to-Clear Reads of this field return indeterminate values. Writing 1 to this field clears this field to 0. Writing 0 to the field has no effect on device operation. | | R/W0S | Read-Write-0-to-Set Reads of this field may return a value. Writing 0 to this field sets this field to 1. Writing 1 to the field has no effect on device operation. | ## 2.3 Standard Memory Regions Several standard memory regions are defined for the Arm Cortex-M4 and RISC-V architectures; the use of many of these is optional for the system integrator. At a minimum, the MAX32655 must contain some code and data memory for application code and variable/stack use for CPU0, as well as certain components that are part of the instantiated Cortex-M4 core. Maxim Integrated Page 25 of 347 #### 2.3.1 Code Space The code space area of memory is designed to contain the primary memory used for code execution by the device. This memory area is defined from byte address range 0x0000 0000 to 0x1FFF FFFF (0.5GB maximum). Two different standard core bus masters are used by the Cortex-M4 core and Arm debugger to access this memory area. The I-Code AHB bus master is used for instruction decode fetching from code memory, while the D-Code AHB bus master is used for data fetches from code memory. This is arranged so that data fetches avoid interfering with instruction execution. Additionally, the RV32 uses the IBUS for instruction fetches from code memory and the DBUS for data fetches from code memory. The MAX32655 code memory mapping is illustrated in *Figure 2-1*. The code space memory area contains the main internal flash memory, which holds most of the instruction code executed on the device. The internal flash memory is mapped into both code and data space from 0x1000 0000 to 0x1007 FFFF. This program memory area must also contain the default system vector table and the initial settings for all system exception handlers and interrupt handlers. The reset vector for the device is 0x0000 0000 and contains the device ROM code that transfers execution to user code at address 0x1000 0000. The code space memory on the MAX32655 also contains the mapping for the flash information block, from 0x1080 0000 to 0x1080 3FFF. However, this mapping is generally only present during Maxim Integrated production test; it is disabled once the information block is loaded with valid data and the info block lockout option is set. This memory is accessible for data reads only and cannot be used for code execution. The flash information block is user read only accessible and contains the Unique Serial Number (USN). #### 2.3.2 Information Block Flash Memory The information block is a separate area of the Internal Flash Memory and is 16,384 Bytes. The information block is used to store trim settings (option configuration and analog trim) as well as other nonvolatile device-specific information. The information block also contains the device's Unique Serial Number (USN). The USN is a 104-bit field. USN bits 0 thru 7 contain the die revision. Figure 2-5: Unique Serial Number Format Reading the USN requires the information block to be unlocked. Unlocking the information block does not enable write access to the block but allows the contents of the USN to be read from the block. Unlock the information block using the following steps: - 1. Write 0x3A7F 5CA3 to FLCn ACNTL. - 2. Write 0xA1E3 4F20 to FLCn ACNTL. - 3. Write 0x9608 B2C1 to FLCn ACNTL. - 4. Information block is now read-only accessible. To re-lock the information block to prevent access, simply write any 32-bit word (with a value other than one of the three values required for the unlock sequence above) to FLCn\_ACNTL. Maxim Integrated Page 26 of 347 #### 2.3.3 SRAM Space The SRAM area of memory is intended to contain the primary SRAM data memory of the device and is defined from byte address range 0x2000 0000 to 0x3FFF FFFF (0.5GB maximum). This memory can be used for general purpose variable and data storage, code execution, and the CM4 stack as well as the RV32 stack. The MAX32655 CM4's data memory mapping is illustrated in *Figure 2-1*. The MAX32655 RV32's data memory mapping is illustrated in *Figure 2-2*. The system SRAM configuration is defined in *Table 2-2*. The SRAM memory area contains the main system SRAM. The size of the internal general-purpose data SRAM is 128KB. The SRAM is divided into four blocks and the contiguous address range is 0x2000 0000 to 0x2001 FFFF. The SRAM area on the MAX32655 can be used for data storage and code execution by the CM4. The RV32 is limited to use of *sysram2* and *sysram3* for code and data storage in SRAM. Note: After a POR, the CM4 has access to all four SRAM regions. sysram2 and sysram3 can be configured to restrict access from the CM4 to prevent unintended modifications of these SRAM instances by the CM4. Set the FCR\_URVCTRL.memsel field to 1 to set the RV32 core as the exclusive master for sysram2 and sysram3. Code stored in the SRAM is accessed directly for execution (using the system bus) and is not cached. The SRAM is also where the CM4 and RV32 stack must be located, as it is the only general-purpose SRAM memory on the device capable of this function. | Table 2-2: System SRAM Configur | uration | Confia | <b>SRAM</b> | vstem | 2-2: S | Table | |---------------------------------|---------|--------|-------------|-------|--------|-------| |---------------------------------|---------|--------|-------------|-------|--------|-------| | System RAM Block # | Size | Start Address | End Address | CM4<br>Accessible | RV32<br>Accessible | |--------------------|------|---------------|-------------|-------------------|----------------------| | sysram0 | 32KB | 0x2000 0000 | 0x2000 7FFF | ✓ | No | | sysram1 | 32KB | 0x2000 8000 | 0x2000 FFFF | ✓ | No | | sysram2 | 48KB | 0x2001 0000 | 0x2001 BFFF | Configurable | ✓ | | sysram3 | 16KB | 0x2001 C000 | 0x2001 FFFF | Configurable | ✓<br>(Optional ICC1) | The MAX32655 specific AHB Bus Masters can access the SRAM to use as general storage or working space. The entirety of the SRAM memory space on the MAX32655 is contained within the dedicated Arm Cortex-M4 SRAM bit-banding region from 0x2000 0000 to 0x200F FFFF (1MB maximum for bit-banding). This means that the CPU can access the entire SRAM either using standard byte/word/doubleword access or bit-banding operations. The bit-banding mechanism allows any single bit of any given SRAM byte address location to be set, cleared, or read individually by reading from or writing to a corresponding doubleword (32-bit wide) location in the bit-banding alias area. The alias area for the SRAM bit-banding is located beginning at 0x2200 0000 and is a total of 32MB maximum, which allows the entire 128KB bit banding area to be accessed. Each 32-bit (4 byte aligned) address location in the bit-banding alias area translates into a single bit access (read or write) in the bit-banding primary area. Reading from the location performs a single bit read, while writing either a 1 or 0 to the location performs a single bit set or clear. Note: The Arm Cortex-M4 core translates the access in the bit-banding alias area into the appropriate read cycle (for a single bit read) or a read-modify-write cycle (for a single bit set or clear) of the bit-banding primary area. This means that bit-banding is a core function (i.e., not a function of the SRAM memory interface layer or the AHB bus layer), and thus is only applicable to accesses generated by the core itself. Reads/writes to the bit-banding alias area by other (non-Arm-core) bus masters do not trigger a bit-banding operation and instead result in an AHB bus error. Maxim Integrated Page 27 of 347 #### 2.3.4 Peripheral Space The peripheral space area of memory is intended for mapping of control registers, internal buffers/working space, and other features needed for the firmware control of non-core peripherals. It is defined from byte address range 0x4000 0000 to 0x5FFF FFFF (0.5GB maximum). On the MAX32655, all device-specific module registers are mapped to this memory area, as well as any local memory buffers or FIFOs required by modules. As with the SRAM region, there is a dedicated 1MB area at the bottom of this memory region (from 0x4000 0000 to 0x400F FFFF) used for bit-banding operations by the Arm core. Four-byte-aligned read/write operations in the peripheral bit-banding alias area (32MB in length, from 0x4200 0000 to 0x43FF FFFF) are translated by the core into read/mask/shift or read/modify/write operation sequences to the appropriate byte location in the bit-banding area. Note: The bit-banding operation within peripheral memory space is, like bit-banding function in SRAM space, a core remapping function. As such, it is only applicable to operations performed directly by the Arm core. If another memory bus master accesses the peripheral bit-banding alias region, the bit-banding remapping operation does not take place. In this case, the bit-banding alias region appears to be a non-implemented memory area (causing an AHB bus error). On the MAX32655, access to the region that contains most peripheral registers (0x4000 0000 to 0x400F FFFF) goes from the AHB bus through an AHB-to-APB bridge. This allows the peripheral modules to operate on the lower power APB bus matrix. This also ensures that peripherals with slower response times do not tie up bandwidth on the AHB bus, which must necessarily have a faster response time since it handles main application instruction and data fetching. #### 2.3.5 External RAM Space The external RAM space area of memory is intended for use in mapping off-chip external memory and is defined from byte address range 0x6000 0000 to 0x9FFF FFFF (1GB maximum). *The MAX32655 does not implement this memory area.* #### 2.3.6 External Device Space The external device space area of memory is intended for use in mapping off-chip device control functions onto the AHB bus. This memory space is defined from byte address range 0xA000 0000 to 0xDFFF FFFF (1GB maximum). The MAX32655 does not implement this memory area. #### 2.3.7 System Area (Private Peripheral Bus) The system area (private peripheral bus) memory space contains register areas for functions that are only accessible by the Arm core itself (and the Arm debugger, in certain instances). It is defined from byte address range 0xE000 0000 to 0xE00F FFFF. This APB bus is restricted and can only be accessed by the Arm core and core-internal functions. It cannot be accessed by other modules which implement AHB memory masters, such as the DMA interface. In addition to being restricted to the core, application code is only allowed to access this area when running in the privileged execution mode (as opposed to the standard user thread execution mode). This helps ensure that critical system settings controlled in this area are not altered inadvertently or by errant code that should not have access to this area. Core functions controlled by registers mapped to this area include the SysTick timer, debug and tracing functions, the NVIC controller, and the flash breakpoint controller. #### 2.3.8 System Area (Vendor Defined) The system area (vendor defined) memory space is reserved for vendor (system integrator) specific functions not handled by another memory area. It is defined from byte address range 0xE010 0000 to 0xFFFF FFFF. The MAX32655 does not implement this memory region. #### 2.4 Device Memory Instances This section details physical memory instances on the MAX32655 (including internal flash memory and SRAM instances) accessible as standalone memory regions using either the AHB or APB bus matrix. Memory areas that are only accessible through FIFO interfaces, or memory areas consisting of only a few registers for a specific peripheral, are not covered here. Maxim Integrated Page 28 of 347 #### 2.4.1 Main Program Flash Memory The main program flash memory is 512KB and consists of 64 logical pages of 8,192 bytes per page. #### 2.4.2 Instruction Cache Memory The MAX32655 includes a dedicated internal cache controller with 16,384 bytes of cache memory for the CM4 core. Optionally, *sysram3* can be used as an internal cache for the RV32. The instruction cache memory is used to cache instructions fetched through the I-Code bus, including instructions fetched by the core from the internal flash memory. #### 2.4.3 System SRAM The system SRAM is 128KB in size and can be used for general purpose data storage, the Arm Cortex-M4 system stack and code execution, and the RISC-V system stack and code execution. #### 2.4.4 AES Key and Working Space Memory The AES key memory and working space for AES operations (including input and output parameters) are in a dedicated register file memory tied to the AES engine block. This AES memory is mapped into AHB space for rapid firmware access. #### 2.5 AHB Interfaces This section details memory accessibility on the AHB and the organization of AHB master and slave instances. #### 2.5.1 Arm Core AHB Interfaces #### 2.5.1.1 *I-Code* This AHB master is used by the Arm core for instruction fetching from memory instances located in code space from byte addresses 0x0000 0000 to 0x1FFF FFFF. This bus master is used to fetch instructions from the internal flash memory. Instructions fetched by this bus master are returned by the instruction cache, which in turn triggers a cache line fill cycle to fetch instructions from the internal flash memory when a cache miss occurs. #### 2.5.1.2 D-Code This AHB master is used by the Arm core for data fetches from memory instances located in code space from byte addresses 0x0000 0000 to 0x1FFF FFFF. This bus master has access to the internal flash memory and information block. #### 2.5.1.3 System This AHB master is used by the Arm core for all instruction fetches, and data read and write operations involving the SRAM data cache. The APB mapped peripherals (through the AHB-to-APB bridge) and AHB mapped peripheral and memory areas are also accessed using this bus master. #### 2.5.2 AHB Slaves #### 2.5.2.1 Standard DMA The Standard DMA AHB slave has access to all off-core memory areas accessible by the System bus. It does not have access to the Arm Private Peripheral Bus area. #### 2.5.2.2 SPI0 The SPI1 AHB slave has access to all off-core memory areas accessible by the System bus. It does not have access to the Arm Private Peripheral Bus area. Maxim Integrated Page 29 of 347 #### 2.5.2.3 AHB Slave Base Address Map Table 2-3 contains the base address for each of the AHB slave peripherals. The base address for a given peripheral is the start of the register map for the peripheral. For a given peripheral, the address for a register within the peripheral is defined as the peripheral's AHB Base Address plus the register's offset. Table 2-3: AHB Slave Base Address Map | AHB Slave Register Name | Register Prefix | AHB Base Address | AHB End Address | |-------------------------|-----------------|------------------|-----------------| | SPI0 | SPIO_ | 0x400B E000 | 0x400B E3FF | ## 2.6 Peripheral Register Map #### 2.6.1 APB Peripheral Base Address Map Table 2-4 contains the base address for each of the APB mapped peripherals. The base address for a given peripheral is the start of the register map for the peripheral. For a given peripheral, the address for a register within the peripheral is defined as the APB peripheral base address plus the register's offset. Table 2-4: APB Peripheral Base Address Map | Peripheral Register Name | Register Prefix | APB Base Address | APB End Address | |---------------------------------------|-----------------|------------------|-----------------| | Global Control | GCR_ | 0x4000 0000 | 0x4000 03FF | | System Interface | SIR_ | 0x4000 0400 | 0x4000 07FF | | Function Control | FCR_ | 0x4000 0800 | 0x4000 0BFF | | Watchdog Timer 0 | WDT0_ | 0x4000 3000 | 0x4000 33FF | | Dynamic Voltage Scaling Controller | DVS_ | 0x4000 3C00 | 0x4000 3C3F | | Single Input Multiple Output | SIMO_ | 0x4000 4400 | 0x4000 47FF | | Trim System Initialization | TRIMSIR_ | 0x4000 5400 | 0x4000 57FF | | General Control Function | GCFR_ | 0x4000 5800 | 0x4000 5BFF | | Real time Clock | RTC_ | 0x4000 6000 | 0x4000 63FF | | Wakeup Timer | WUT_ | 0x4000 6400 | 0x4000 67FF | | Power Sequencer | PWRSEQ_ | 0x4000 6800 | 0x4000 6BFF | | Miscellaneous Control | MCR_ | 0x4000 6C00 | 0x4000 6FFF | | AES | AES_ | 0x4000 7400 | 0x4000 77FF | | AES Key | AESK_ | 0x4000 7800 | 0x4000 7BFF | | GPIO Port 0 | GPIO0_ | 0x4000 8000 | 0x4000 8FFF | | GPIO Port 1 | GPIO1_ | 0x4000 9000 | 0x4000 9FFF | | CRC | CRC_ | 0x4000 F000 | 0x4000 FFFF | | Timer 0 | TMR0_ | 0x4001 0000 | 0x4001 0FFF | | Timer 1 | TMR1_ | 0x4001 1000 | 0x4001 1FFF | | Timer 2 | TMR2_ | 0x4001 2000 | 0x4001 2FFF | | Timer 3 | TMR3_ | 0x4001 3000 | 0x4001 3FFF | | I <sup>2</sup> C 0 | 12C0_ | 0x4001 D000 | 0x4001 DFFF | | I <sup>2</sup> C 1 | I2C1_ | 0x4001 E000 | 0x4001 EFFF | | I <sup>2</sup> C 2 | 12C2_ | 0x4001 F000 | 0x4001 FFFF | | Standard DMA | DMA_ | 0x4002 8000 | 0x4002 8FFF | | Flash Controller 0 | FLC0_ | 0x4002 9000 | 0x4002 93FF | | Instruction-Cache Controller 0 (CM4) | ICCO_ | 0x4002 A000 | 0x4002 A7FF | | Instruction Cache Controller 1 (RV32) | ICC1_ | 0x4002 A800 | 0x4002 AFFF | Maxim Integrated Page 30 of 347 | Peripheral Register Name | Register Prefix | APB Base Address | APB End Address | |-----------------------------------|-----------------|------------------|-----------------| | ADC | ADC_ | 0x4003 4000 | 0x4003 4FFF | | Pulse Train Engine | PT_ | 0x4003 C000 | 0x4003 C09F | | One Wire Master | OWM0_ | 0x4003 D000 | 0x4003 DFFF | | Semaphore | SEMA_ | 0x4003 E000 | 0x4003 EFFF | | UART 0 | UARTO_ | 0x4004 2000 | 0x4004 2FFF | | UART 1 | UART1_ | 0x4004 3000 | 0x4004 3FFF | | UART 2 | UART2_ | 0x4004 4000 | 0x4004 4FFF | | SPI1 | SPI1_ | 0x4004 6000 | 0x4004 7FFF | | TRNG | TRNG_ | 0x4004 D000 | 0x4004 DFFF | | Bluetooth Registers and IQ RAMs | BTLE_ | 0x4005 0000 | 0x4005 FFFF | | I <sup>2</sup> S | 125_ | 0x4006 0000 | 0x4006 0FFF | | Low-Power General Control | LPGCR_ | 0x4008 0000 | 0x4008 03FF | | GPIO Port 2 | GPIO2_ | 0x4008 0400 | 0x4008 05FF | | GPIO Port 3 | GPIO3_ | 0x4008 0600 | 0x4008 07FF | | Low-Power Watchdog Timer 0 (WDT1) | WDT1_ | 0x4008 0800 | 0x4008 0BFF | | Low-Power Timer 0 (Timer 4) | TMR4_ | 0x4008 0C00 | 0x4008 0FFF | | Low-Power Timer 1 (Timer 5) | TMR5_ | 0x4008 1000 | 0x4008 13FF | | Low-Power UART 0 (UART 3) | UART3_ | 0x4008 1400 | 0x4008 17FF | | Low-Power Comparators | LPCOMP_ | 0x4008 8000 | 0x4008 83FF | ### 2.7 Error Correction Coding (ECC) Module This device features an Error Correction Coding (ECC) module that helps ensure data integrity by detecting and correcting bit corruption of the system RAM 0 (*sysram0*) memory array. More specific, this feature is single error correcting, double error detecting (SEC-DED). It corrects any single bit flip, detects 2-bit errors, and features a transparent zero wait state operation for reads. The ECC works by creating check bits for all data written to *sysram0*. These check bits are then stored along with the data. During a read, both the data and check bits are used to determine if one or more bits have become corrupt. If a single bit is corrupted, this can be corrected. If two bits are corrupted, it is detected, but not corrected. If only one bit is determined to be corrupt, reads contain the "corrected" value. Reading memory does not correct the errored value stored at the read memory location. It is up to the application firmware to determine the appropriate time and method to write the correct data to memory. It is strongly recommended that the application firmware correct the memory as soon as possible to minimize the chance of a second bit from becoming corrupt, resulting in data loss. Since ECC error checking only occurs during a read operation, it is recommended that the software periodically reads critical memory so that errors can be identified and corrected. #### 2.7.1 SRAM A check bit RAM is used to store *sysram0*'s check bits enabling ECC SEC-DED for *sysram0*. The check bit RAM is not mapped to the user memory space and is not available for application usage. #### 2.7.2 Limitations Any read from non-initialized memory can trigger an ECC error since the random check bits most likely do not match the random data bits contained in the memory. Writing *sysram0* to all zeroes prior to enabling ECC functionality can prevent this at the expense of the time required. Maxim Integrated Page 31 of 347 ## 3. System, Power, Clocks, Reset There are several clocks used by different peripherals and subsystems. These clocks are highly configurable by firmware, allowing developers to select the combination of application performance and power savings required for the target systems. Support for selectable core operating voltage is provided and the Internal Primary Oscillator (IPO) frequency is scaled based on the specific core operating voltage range selected. #### 3.1 Oscillator Sources #### 3.1.1.1 100MHz Internal Primary Oscillator (IPO) The MAX32655 includes a 100MHz internal high-speed oscillator, referred to in this document at the Internal Primary Oscillator (IPO). This is the fastest oscillator and draws the most power. The IPO can optionally be powered down in LPM by setting the GCR\_PM.ipo\_pd field to 1. The IPO can be selected as SYS OSC. To use this oscillator as SYS OSC, the following steps must be followed: - 1. Enable the IPO by setting GCR\_CLKCTRL.ipo\_en to 1. - 2. Wait until the GCR\_CLKCTRL.ipo\_rdy field reads 1, indicating the IPO is operating. - 3. Set GCR CLKCTRL.sysclk sel to 4. - 4. Set GCR CLKCTRL.sysclk rdy field reads 1. The IPO is now operating as the SYS OSC. #### 3.1.1.2 32MHz External RF Oscillator (ERFO) This is the oscillator that directly drives the Bluetooth radio. It can also be selected as the SYS\_OSC. It is important to use the correct capacitor values on the PCB when connecting the crystal. *Figure 3-1* depicts the method to determine the capacitor values C<sub>LIN</sub> and C<sub>LOUT</sub>. To enable this oscillator, the Bluetooth LDOs, both the LDORX and LDOTX must be enabled by setting the following fields: - GCR\_BTLELDOCTRL.ldorxen - GCR\_BTLELDOCTRL.ldotxen To use this oscillator as SYS\_OSC, the following steps must be followed: - 1. Enable the internal secondary oscillator (ISO) by setting GCR\_CLKCTRL.iso\_en to 1. - 2. Wait until GCR\_CLKCTRL.iso\_rdy reads 1. The ISO is now operating. - 3. Enable the ERFO by setting GCR\_CLKCTRL.erfo\_en to 1. - 4. Wait until GCR\_CLKCTRL.erfo\_rdy reads 1. The ERFO is now operating. - 5. Set GCR CLKCTRL.sysclk sel = 2. This will select the ERFO as the SYS OSC. - Wait until GCR CLKCTRL.sysclk rdy is set. The ERFO is now operating as the SYS OSC. Note: The ISO must remain enabled while the ERFO is operating as the SYS\_OSC. Maxim Integrated Page 32 of 347 Figure 3-1: Example 32MHz Crystal Capacitor Determination #### 3.1.1.2.1 ERFO Kick Start The device includes an internal kick start circuit that improves the startup time for the ERFO. This kick start circuit enables the software to programmatically determine the optimal settings required for the fastest startup time for a given external oscillator. The ERFO startup time is crystal, temperature, and layout dependent, therefore it is suggested that the software settings required for optimal startup time are performed on the final system level design. #### 3.1.1.2.2 Programmatic Determination of the Optimum Kick Start Settings The following steps describe a methodology for determining the optimum settings for the kick start circuit in a given application: - 1. Disable the ERFO by setting GCR\_CLKCTRL.erfo\_en to 0. - 2. Disable the kick start circuit by setting the following fields to 0: - a. FCR\_ERFOKS.ksclksel - b. FCR\_ERFOKS.kserfodriver - c. FCR ERFOKS.kserfo cnt - 3. Select either the ISO or IPO to use to kick start the ERFO as follows: - a. For the ISO, set the FCR\_ERFOKS.ksclksel field to 2. - b. For the IPO, set the FCR\_ERFOKS.ksclksel field to 3. - 4. Enable the BTLE LDOs by setting the GCR\_BTLELDOCTRL.ldorxen and GCR\_BTLELDOCTRL.ldotxen fields to 1. Note: The BTLE LDOs must be enabled to use the ERFO regardless if the BTLE peripheral is used. - 5. Enable the oscillator selected in step 3, used to kick start the ERFO, by setting the appropriate clock enable as follows: - a. For the IPO, set GCR\_CLKCTRL.ipo\_en to 1 and read the GCR\_CLKCTRL.ipo\_rdy until it reads 1. - b. For the ISO, set GCR\_CLKCTRL.iso\_en to 1 and read the GCR\_CLKCTRL.iso\_rdy until it reads 1. Maxim Integrated Page 33 of 347 - 6. Configure a timer for counter mode using the oscillator selected in step 3 as the timer clock. See *Timers* (*TMR/LPTMR*) for details of timer configuration and modes. - 7. The number of kick start pulses supported, range from 1 to 127. The following steps should be performed by incrementing the kick start count by 1 on each iteration while measuring the amount of time it takes to start up the ERFO. Once the fastest startup time is determined, the settings should be saved and used any time the ERFO is started by the software. - Set the kick start pulse count, FCR\_ERFOKS.kserfo\_cnt, to the number of kick start pulses to test. This is the iteration number from 1 to 127. - b. Enable the kick start circuit by setting FCR\_ERFOKS.kserfo\_en to 1. - b. Start the configured timer. - c. Enable the ERFO by setting GCR CLKCTRL.erfo en to 1. - d. Read the GCR\_CLKCTRL.erfo\_rdy field until it reads 1. - e. Stop the timer and determine the elapsed time. - f. Disable the kick start circuit by setting FCR\_ERFOKS.kserfo\_en to 0. - g. Repeat steps *a* to *f* until all supported kick start pulses are tested and determine the optimum kick start pulses for the fastest ERFO startup time. #### 3.1.1.2.3 Using the ERFO Kick Start To use the ERFO kick start circuit perform the following steps when enabling the ERFO: - 1. Set the kick start pulse count by setting the FCR ERFOKS.kserfo cnt field. - 2. Enable the kick start circuit by setting FCR\_ERFOKS.kserfo\_en to 1. - 3. Enable the ERFO by setting GCR\_CLKCTRL.erfo\_en to 1. - 4. Read the GCR\_CLKCTRL.erfo\_rdy field until it reads 1. - 5. Disable the kick start circuit by setting FCR\_ERFOKS.kserfo\_en to 0. #### 3.1.1.3 60MHz Internal Secondary Oscillator (ISO) This is a low-power internal secondary oscillator that can be selected as SYS\_OSC. This oscillator is automatically selected as SYS\_OSC after a System Reset or POR. #### 3.1.1.4 7.3728MHz Internal Baud Rate Oscillator (IBRO) This is an exceptionally low-power internal oscillator that can be selected as SYS\_OSC. This clock can optionally be used as a dedicated baud rate clock for the UARTs. This is useful if the SYS\_OSC selected does not allow the targeted UART baud rate. This oscillator can optionally be automatically powered down when in *LPM* and *UPM* by setting register bit *GCR\_PM.ibro\_pd*. This oscillator is disabled by default at power-up. #### 3.1.1.5 32.768kHz External Real-Time Clock Oscillator (ERTCO) This is an exceptionally low-power internal oscillator that can be selected as SYS\_OSC. This oscillator can optionally use a 32.768kHz input clock instead of an external crystal. The internal 32.768kHz clock is available as an output on GPIO as an alternate function (SQWOUT). This oscillator is the dedicated clock for the Real-Time Clock (RTC). If the RTC is enabled, the ERTCO must be enabled, independent of the selection of SYS\_OSC. This oscillator is disabled at power-up. #### 3.1.1.6 8kHz-30kHz Internal Nano-Ring Oscillator (INRO) This is an ultra-low-power internal oscillator that can be selected as SYS\_OSC. This oscillator is enabled at power-up and cannot be disabled by firmware. Maxim Integrated Page 34 of 347 The frequency of this oscillator is configurable to 8kHz, 16kHz or 30kHz. Use the *TRIMSIR\_INRO.inro\_sel* field to select the desired frequency. The power-on reset frequency defaults to 30kHz. ### 3.2 System Oscillator (SYS\_OSC) The MAX32655 supports multiple clock sources as the System Oscillator (SYS\_OSC). Each oscillator, description, and nominal frequency are shown in *Table 3-1*. The ERTCO requires an external crystal for operation. An external clock, EXT\_CLK, source is supported on P0.3, Alternate Function 1. Table 3-1: Oscillators, Descriptions, and Nominal Frequencies | Oscillator | Description | Nominal Frequency | | |------------|-------------------------------------|---------------------------------------|--| | IPO | Internal Primary Oscillator | 100MHz | | | ISO | Internal Secondary Oscillator | 60MHz | | | INRO | Internal Nano-Ring Oscillator | Configurable<br>8kHz, 16kHz, or 30kHz | | | IBRO | Internal Baud Rate Oscillator | 7.3728MHz | | | ERTCO | External Real-Time Clock Oscillator | 32.768kHz | | | EFRO | External RF Oscillator | 32MHz | | | EXT_CLK | External Clock | Up to 80MHz | | #### 3.2.1 System Oscillator Selection Set the system oscillator using the *GCR\_CLKCTRL.sysclk\_sel* field. Prior to selecting an oscillator as the system oscillator, the oscillator source must first be enabled and ready. See *Oscillator Sources* for each oscillator's detailed description for the required steps to enable the oscillator and select it as a system oscillator. When the GCR\_CLKCTRL.sysclk\_sel is modified, the hardware clears the GCR\_CLKCTRL.sysclk\_rdy field and there is a delay until the switchover is complete. When the switchover to the selected SYS\_OSC is complete, the GCR\_CLKCTRL.sysclk\_rdy field is set to 1 by the hardware. The software must verify the switchover is complete before continuing operation. #### 3.2.2 System Clock (SYS CLK) The selected SYS\_OSC is the input to the system oscillator prescaler to generate the System Clock (SYS\_CLK). The system oscillator prescaler divides the selected SYS\_OSC by a prescaler using the GCR\_CLKCTRL.sysclk\_div field as shown in Equation 3-1. Equation 3-1: System Clock Scaling $$SYS\_CLK = \frac{SYS\_OSC}{2^{sysclk\_div}}$$ GCR CLKCTRL.sysclk div is selectable from 0 to 7, resulting in divisors of 1, 2, 4, 8, 16, 32, 64, or 128. SYS\_CLK drives the Arm Cortex-M4 with FPU core, the RV32 core and all Advanced High-Performance Bus (AHB) masters in the system. SYS\_CLK generates the following internal clocks as shown below: - Advanced High-Performance Bus (AHB) Clock - $HCLK = SYS\_CLK$ - Advanced Peripheral Bus (APB) Clock, • $$PCLK = \frac{\dot{SYS}\_CLK}{2}$$ Maxim Integrated Page 35 of 347 The Real-Time Clock (RTC) uses the 32.768kHz ERTCO for its clock source. Optionally, the RTC can run using an internal dedicated 8kHz nano-ring oscillator. See *Real-Time Clock (RTC)* for details on using this 8kHz nano-ring oscillator for the RTC. All oscillators are reset to their POR reset default state during: - Power-On Reset - System Reset Oscillator settings are not reset during: - Soft Reset - Peripheral Reset *Table 3-2* shows each oscillator's enabled state for each type of reset source in the MAX32655. *Table 3-3* details the effect each reset source has on the System Clock selection and System Clock prescaler settings. Table 3-2: Reset Sources and Effect on Oscillator Status | | Reset Source | | | | | |------------|--------------|---------------|---------------|---------------|--| | Oscillator | POR | System | Soft | Peripheral | | | IPO | Disabled | Disabled | Retains State | Retains State | | | ISO | Enabled | Enabled | Retains State | Retains State | | | ERFO | | | | | | | IBRO | Enabled | Enabled | Enabled | Enabled | | | INRO | Enabled | Enabled | Enabled | Enabled | | | ERTCO | Disabled | Retains State | Retains State | Retains State | | Table 3-3: Reset Sources and Effect on System Oscillator Selection and Prescaler | | Reset Source | | | | | | |--------------------------------------------------|--------------|---------|----------|---------------|---------------|--| | Clock Field | POR | System | Watchdog | Soft | Peripheral | | | System Oscillator GCR_CLKCTRL.sysclk_sel | 0 (IPO) | 0 (IPO) | 0 (IPO) | Retains State | Retains State | | | System Clock Prescaler<br>GCR_CLKCTRL.sysclk_div | 1 | 1 | 1 | Retains State | Retains State | | Figure 3-2 shows a high-level diagram of the MAX32655 clock tree. Maxim Integrated Page 36 of 347 Figure 3-2: MAX32655 Clock Block Diagram Maxim Integrated Page 37 of 347 ## 3.3 Operating Modes The MAX32655 includes multiple operating modes and the ability to fine tune power options to optimize performance and power. The system supports the following operating modes: - ACTIVE - SLFFP - LOW-POWER Mode (LPM) - MICRO POWER Mode (UPM) - STANDBY - BACKUP - POWER DOWN Mode (PDM) #### 3.3.1 ACTIVE Mode In this mode, both the CM4 and RV32 cores can execute application code, and all digital and analog peripherals are available on demand. Dynamic clocking disables peripheral not in use, providing the optimal mix of high performance and low-power consumption. The CM4 has access to all system RAM by default. The RV32 has access to *sysram2* and *sysram3*, and optionally can be configured to have exclusive access to these RAMs. Additionally, *sysram3* can be configured as a unified internal cache controller for the RV32, allowing simultaneous data access and code execution for the CM4 and RV32 from the internal flash memory. #### 3.3.2 SLEEP Mode This mode consumes less power but wakes faster because the clocks can optionally be enabled. The device status is as follows: - The CM4 (CPU0) is sleeping. - The RV32 (CPU1) is sleeping. - Standard DMA is available for use. - All peripherals are on unless explicitly disabled prior to entering SLEEP. #### 3.3.2.1 Entering SLEEP Entering *SLEEP* requires both the CM4 and RV32 to cooperate to enter *SLEEP* mode. Synchronization is necessary for deterministic entry into *SLEEP*. Two methods are described below, allowing either core to request entry into *SLEEP*. Both methods use the Semaphore peripheral interrupt to communicate between the cores. If the RV32 is driving entry to *SLEEP*, the RV32 notifies the CM4 of a request to enter *SLEEP* using *Multiprocessor Communications*. The CM4 receives the notification and then sends a confirmation through the Semaphore peripheral to the RV32. The CM4 should then enter *SLEEP* by setting SCR. *sleepdeep* to 0 and performing a WFI or WFE instruction. The RV32 should then enter *SLEEP* by performing a WFI instruction or by setting *GCR\_PM.mode* to 1, followed by two NOP instructions. Alternatively, the CM4 can initiate the request to enter *SLEEP* by sending the request to the RV32 using *Multiprocessor Communications*. The RV32 confirms the request through *Multiprocessor Communications* and performs a WFI instruction followed by two NOP instructions. The CM4 should then enter *SLEEP* by setting SCR.*sleepdeep* to 0 and performing a WFI/WFE instruction or by setting the *GCR PM.mode* = 1. Maxim Integrated Page 38 of 347 Figure 3-3: SLEEP Mode Clock Control Maxim Integrated Page 39 of 347 #### 3.3.3 Low-Power Mode (LPM) This mode is suitable for running the RV32 processor to collect and move data from enabled peripherals. The device status in *LPM* is: - The CM4, sysram0, and sysram1 are in state retention. - The RV32 can access the SPI, all UARTS, all timers, I<sup>2</sup>C, 1-Wire, the pulse train engine, I<sup>2</sup>S, CRC, AES, TRNG, the comparators, as well as *sysram2* and *sysram3*. *sysram3* can be configured to operate as the RV32 unified instruction cache. - The transition from *LPM* to *ACTIVE* is faster than the transition from *BACKUP* to *ACTIVE* because system initialization is not required. - The DMA can access flash. - PWRSEQ GPO and PWRSEQ GP1 registers retain state. - Choose the system PCLK or ISO as the clock source for the RV32 and all peripherals. - PWRSEQ\_LPCN.lpmclksel defaults to use the ISO during LPM, setting this field to 1 uses the PCLK. - The following oscillators are powered down: - IPO - The following oscillators are enabled: - ERFO - IBRO - ERTCO - INRO - ISO #### 3.3.3.1 Entering LPM Entry into *LPM* should be managed between the two cores using *Multiprocessor Communications* to ensure both cores are in a known state when entering *LPM*. When the CM4 puts itself into DEEPSLEEP, the device automatically enters LPM and hardware sets the *GCR\_PM.mode* to *LPM*. To place the CM4 in *LPM* mode, perform the following instructions. ``` SCR.sleepdeep = 1; // DEEPSLEEP mode enabled WFI (or WFE); // Enter DEEPSLEEP mode ``` If the RV32 requests the CM4 to enter *LPM* mode through *Multiprocessor Communications* and the CM4 enters *SLEEP* instead, by setting SCR. *sleepdeep* to 0 and performing a WFI or WFE instruction, the RV32 can put the device into *LPM* by directly setting the *GCR\_PM*. *mode* field to *LPM* (8). Note: The device immediately enters LPM when the GCR\_PM.mode field is set to LPM, if the CM4 is not in a known state, issues may occur when exiting LPM. Maxim Integrated Page 40 of 347 Figure 3-4: Low-Power Mode (LPM) Clock and State Retention Diagram Maxim Integrated Page 41 of 347 #### 3.3.4 Micro Power Mode (UPM) This mode is used for extremely low-power consumption while using a minimal set of peripherals to provide wakeup capability. The device status during *UPM* is: - Both CM4 and RV32 are state retained. - System state and all system RAM are retained. - The GPIO pins retain their state. - All non-Micro Power peripherals are state retained. - The GPIO pins retain their state. - All non-UPM peripherals are state retained. - The following oscillators are powered down: - IPO - ISO - ERFO - The following oscillators are enabled: - IBRO - FRTCO - INRO - The following *UPM* peripherals are available for use to wakeup the device: - ◆ LPUARTO (UART3) - LPTMR0 (TMR4) - LPTMR1 (TMR5) - LPWDT0 (WDT1) - COMP0 and LPCOMP1-LPCOMP3 - GPIO #### 3.3.4.1 Entering UPM Entering *UPM* mode requires both the CM4 and RV32 to cooperate. Synchronization is necessary for deterministic entry into *UPM*. Two methods are described below, allowing either core to request entry into *UPM* and ensuring deterministic entry. Both methods use the Semaphore peripheral interrupt to communicate between the cores. If the RV32 is driving entry to *UPM*, the RV32 notifies the CM4 of a request to enter *UPM* using *Multiprocessor Communications*. The CM4 receives the notification and then sends a confirmation through the Semaphore peripheral to the RV32. The CM4 should then enter *SLEEP* by setting SCR. *sleepdeep* to 0 and performing a WFI or WFE instruction. The RV32 sets the *GCR\_PM.mode* to *UPM*, followed by two NOP instructions and the device immediately enters into *UPM*. Alternatively, the CM4 can initiate the request to enter *UPM* by sending the request to the RV32 using *Multiprocessor Communications*. The RV32 confirms the request through *Multiprocessor Communications* and performs a WFI instruction followed by two NOP instructions. The CM4 the sets the *GCR\_PM.mode* to *UPM* and the device immediately enters *UPM*. Maxim Integrated Page 42 of 347 Figure 3-5: Micro Power Mode (UPM) Clock and State Retention Block Diagram Maxim Integrated Page 43 of 347 #### 3.3.5 STANDBY Mode This mode maintains the system operation while keeping time with the RTC. The device status in STANDBY is as follows: - Both the CM4 and the RV32 are state retained. - System state and all saystem RAM are retained. - GPIO pins retain their state. - All peripherals retain state. - PWRSEQ GPO and PWRSEQ GP1 registers retain state. - The following oscillators are powered down: - IPO - ISO - ERFO - The following oscillators are enabled: - ERTCO - INRO - IBRO #### 3.3.5.1 Entering STANDBY Entering *STANDBY* mode requires both the CM4 and RV32 to enter *STANDBY* mode. Synchronization is necessary for deterministic entry into *STANDBY*. Two methods are described below, allowing either core to request entry into *STANDBY* and ensuring deterministic entry. Both methods use the Semaphore peripheral interrupt to communicate between the cores. If the RV32 is driving entry to *STANDBY*, the RV32 notifies the CM4 of a request to enter *STANDBY* using *Multiprocessor Communications*. The CM4 receives the notification and then sends a confirmation through the Semaphore peripheral to the RV32. The CM4 should then enter *SLEEP* by setting SCR. *sleepdeep* to 0 and performing a WFI or WFE instruction. The RV32 sets the *GCR\_PM.mode* to *STANDBY*, followed by two NOP instructions and the device immediately enters into *STANDBY*. Alternatively, the CM4 can initiate the request to enter *STANDBY* by sending the request to the RV32 using *Multiprocessor Communications*. The RV32 confirms the request through *Multiprocessor Communications* and performs a WFI instruction followed by two NOP instructions. The CM4 then sets the *GCR\_PM.mode* to *STANDBY* and the device immediately enters *STANDBY*. Maxim Integrated Page 44 of 347 Figure 3-6: STANDBY Mode Clock and State Retention Block Diagram Maxim Integrated Page 45 of 347 #### 3.3.6 BACKUP Mode This mode maintains the system RAM contents. The device status in BACKUP is as follows: - CM4 and RV32 are powered off. - sysram0, sysram1, sysram2, and sysram3 can be independently configured to be state retained as shown in Table 3-4. - All peripherals are powered off. - PWRSEQ GPO and PWRSEQ GP1 registers retain state. - The following oscillators are powered down: - IPO - ISO - IBRO - INRO - ERFO - The following oscillators are enabled: - ERTCO (The RTC peripheral can be turned off, but not the oscillator.) Table 3-4 System RAM Retention in BACKUP Mode | RAM Block # | Size | State Retention Control | |-------------|-----------------------|-------------------------| | sysram0 | 32KB + ECC if enabled | PWRSEQ_LPCN.ram0 | | sysram1 | 32KB | PWRSEQ_LPCN.ram1 | | sysram2 | 48KB | PWRSEQ_LPCN.ram2 | | sysram3 | 16KB | PWRSEQ_LPCN.ram3 | #### 3.3.6.1 Entering BACKUP Entering *BACKUP* mode does not require synchronization between the RV32 and CM4 cores. However, it is recommended that *Multiprocessor Communications* is used to ensure both cores are aware of entry into BACKUP mode and complete any memory transactions prior to entry. Either core can set GCR\_PM.mode to BACKUP and the device immediately enters BACKUP. Maxim Integrated Page 46 of 347 Figure 3-7: BACKUP Mode Clock and State Retention Block Diagram Maxim Integrated Page 47 of 347 #### 3.3.7 Power Down Mode (PDM) This mode is used during a customer's product level distribution and storage. The device status in *PDM* is as follows: - The CM4 and RV32 are powered off. - All peripherals and system RAM are powered down. - All oscillators are powered down. - There is no data retention in this mode, but values in the flash are preserved. - V<sub>REGI</sub> POR voltage monitor is operational. - Exit from PDM is possible through an external reset (RSTN) or a wakeup event on using either P3.0 or P3.1 if configured. ## 3.3.7.1 Entering PDM Entering *PDM* does not require synchronization between the RV32 and CM4 cores. However, it is recommended that *Multiprocessor Communications* is used to ensure both cores are aware of entry into *PDM* and complete any flash memory transactions. Either core can set GCR\_PM.mode to PDM and the device immediately enters PDM. Maxim Integrated Page 48 of 347 Figure 3-8: Power Down Mode (PDM) Clock and State Retention Block Diagram Maxim Integrated Page 49 of 347 #### 3.3.8 Operating Modes Wakeup Sources In all operating modes other than ACTIVE, wakeup sources are required to resume ACTIVE operation. Table 3-5 shows available wakeup sources for each operating mode of the MAX32655. Note: Each wakeup source must be enabled individually except for the External Reset (RSTN), which is hardware controlled. Table 3-5: Wakeup Sources for Each Operating Mode in the MAX32655 | Operating Mode | Any Peripheral Interrupts | External Reset | RV32 | ВТЕ | SPI1 | SPIO | 125 | 12C2 | 12C1 | 12C0 | LPUARTO (UART3) | UART2 | UART1 | UARTO | LPTMR1 (TMR5) | LPTMR0 (TMR4) | TMR3 | TMR2 | TMR1 | TMR0 | LPWDT0 (WDT1) | WDT0 | LPCOMP3 | LPCOMP2 | LPCOMP1 | COMPO | RTC | WUT | GPIO3 | GPI02 | GPI01 | GPI00 | |----------------|---------------------------|--------------------------------------|----------|----------|----------|------|----------|------|------|----------|-----------------|----------|----------|-------|---------------|---------------|----------|----------|-------|----------|---------------|----------|---------|----------|---------|-------|-----|-----|-------|-------|--------|-------| | SLEEP | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ✓ | <b>✓</b> | ~ | ✓ | ✓ | ~ | ✓ | ~ | ~ | ~ | ~ | ~ | <b>✓</b> | ~ | ~ | ~ | ✓ | ~ | ~ | ~ | ~ | | JEELI | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LPM | | ~ | ✓ | ~ | ~ | | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ~ | ✓ | | | | ✓ | ~ | <b>✓</b> | <b>√</b> | | <b>√</b> | ~ | ~ | <b>✓</b> | ✓ | ✓ | ~ | ✓ | ✓ | ✓ | <b>√</b> | <b>√</b> | ✓ | <b>√</b> | ✓ | <b>✓</b> | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓<br>✓ | ✓ | | LPM | | <ul><li></li><li></li><li></li></ul> | <b>✓</b> | ✓ | ✓ | | <b>✓</b> | ✓ | ✓ | <b>✓</b> | | ✓<br> | <b>✓</b> | ✓ | | ✓ | <b>√</b> | ✓<br> | ✓ | ✓ | | ✓<br> | | | | | | | | | | | | LPM<br>UPM | | · / | \<br> | ✓ | ✓ | | ✓ | ✓ | ✓ | ✓ | | <b>√</b> | <b>✓</b> | ✓ | | ✓ | ✓<br> | <b>√</b> | ✓<br> | ✓ | | ✓ | | | | ✓ | ✓ | ✓ | · / | ✓ | ✓ | ~ | #### 3.4 Device Resets Four device resets are available: - Peripheral Reset - Soft Reset - System Reset - Power-On Reset On completion of any of the four reset cycles, all peripherals are reset. On completion of any reset cycle, HCLK and PCLK are operational, the CPU core receives clocks and power, and the device is in *ACTIVE* mode. Program execution begins at the reset vector address. Contents of the Always-On Domain (AoD) are reset only on power-cycling Vcorea, Vcorea, Vddioh, or Vregi. Each of the on-chip peripherals can also be reset to their POR default state using the two reset registers *GCR\_RSTO* and *GCR\_RST1*. Table 3-6 shows the effects of the four reset types and seven power modes. Table 3-6: Reset and Low-Power Mode Effects | | Peripheral<br>Reset <sup>4</sup> | Soft<br>Reset <sup>4</sup> | System<br>Reset <sup>4</sup> | POR | ACTIVE | SLEEP | LPM | UPM | BACKUP <sup>3</sup> | PDM | |-------|----------------------------------|----------------------------|------------------------------|-----|--------|-------|-----|-----|---------------------|-----| | IPO | - | - | Off | Off | R | - | Off | Off | Off | Off | | ISO | - | - | On | Off | R | - | - | | - | - | | ERTCO | - | - | - | Off | FW | FW | FW | | FW | FW | | IBRO | - | - | Off | Off | R | - | Off | | Off | Off | | ERFO | - | - | Off | Off | R | - | Off | | Off | Off | Maxim Integrated Page 50 of 347 | | Peripheral<br>Reset <sup>4</sup> | Soft<br>Reset <sup>4</sup> | System<br>Reset <sup>4</sup> | POR | ACTIVE | SLEEP | LPM | UPM | BACKUP <sup>3</sup> | PDM | |--------------------------|----------------------------------|----------------------------|------------------------------|-----------------|--------|-------|-----|-----|---------------------|-----| | INRO | On | On | On | | SYS_CLK | On | On | On <sup>2</sup> | On <sup>2</sup> | On | On | Off | | Off | Off | | CPU Clock | On | On | On | On | On | Off | Off | | Off | Off | | RTC | | | | Reset | FW | FW | FW | | FW | FW | | WDT0,WDT1 | - | Reset | Reset | Reset | FW | Off | Off | | Off | Off | | GPIO0-GPIO3 | - | Reset | Reset | Reset | R | - | - | | - | = | | All Other<br>Peripherals | Reset | Reset | Reset | Reset | R | - | Off | | Off | Off | | Always-On<br>Domain | - | - | - | Reset | - | - | - | | - | - | | RAM Retention | - | - | - | Reset | - | - | On | | FW | Off | Table key: FW = Controlled by firmware On = Enabled by hardware (Cannot be disabled) Off = Disabled by hardware (Cannot be enabled) - = No Effect R = Restored to previous ACTIVE mode setting when exiting LPM, restored to system reset state when exiting BACKUP or STORAGE. - 1: The always-on domain (AoD) is only reset on power-cycling V<sub>COREA</sub>, V<sub>COREB</sub>, V<sub>DDA</sub>, V<sub>DDIOH</sub>, or V<sub>REGI</sub>. - 2: On a system reset or POR, the ISO is automatically set as the SYS OSC. - 3: A system reset occurs when returning from *BACKUP* or *PDM* low-power mode. - 4: Peripheral, soft and system resets are initiated by software though the *GCR\_RSTO* register. System Reset can also be triggered by the RSTN device pin or a Watchdog reset. #### 3.4.1 Peripheral Reset This resets all peripherals. The CPU retains its state. The GPIO, watchdog timers, AoD, RAM retention, and general control registers (GCR), including the clock configuration, are unaffected. To start a peripheral reset, set GCR RSTO.periph = 1. The reset is completed immediately upon setting GCR RSTO.periph = 1. #### 3.4.2 Soft Reset This is the same as a peripheral reset except that it also resets the GPIO to its POR state. To start a soft reset, set $GCR\_RST0.soft = 1$ . The reset is completed immediately upon setting $GCR\_RST0.soft = 1$ . #### 3.4.3 System Reset This is the same as soft reset except it also resets all GCR, resetting the clocks to their default state. The CPU state is reset as well as the watchdog timers. The AoD and RAM are unaffected. A watchdog timer reset event initiates a system reset. To start a system reset from software, set GCR\_RSTO.sys = 1. #### 3.4.4 Power-On Reset A POR resets everything in the device to its default state. # 3.5 Unified Internal Cache Controllers (ICC) The MAX32655 includes two unified internal cache controllers. ICC0 is the cache controller used for the CM4. ICC1, if enabled as a cache controller, is dedicated to RV32 core. ICC1 uses *sysram3* as the cache memory. If ICC1 is enabled, *sysram3* is not accessible as data RAM (address range 0x2001 C000 to 0x2001 FFFF). Both caches, ICCO and ICC1, include a line buffer, tag RAM and a 16KB 2-way set associative RAM when enabled. Maxim Integrated Page 51 of 347 #### 3.5.1 Enabling the Instruction Cache Controller Enabling ICC1 for use as the cache controller for the RV32 requires using sysram3 as the cache memory. Note: The contents of sysram3 are lost when ICC1 is enabled and sysram3 is not accessible for data reads or writes as part of the memory map. Perform the following steps to enable ICCn: - 1. Set the ICCn\_CTRL.en to 0, ensuring the cache is invalidated when enabled. - 2. Set ICCn CTRL.en to 1. - 3. Read ICCn\_CTRL.rdy until it returns 1. ## 3.5.2 Disabling the ICC Disable an ICC instance by setting ICCn\_CTRL.en to 0. To use *sysram3* as data RAM, first disable the ICC1 instance as described above. When ICC1 is disabled, *sysram3* is accessible as data RAM by both the CM4 and RV32 controllers unless *sysram3* is configured for exclusive access by the RV32 core only. ## 3.5.3 Invalidating the ICC Cache and Tag RAM The system configuration register (*GCR\_SYSCTRL*) includes a field for flushing the ICCO cache. Setting *GCR\_SYSCTRL*.iccO flush to 1 flushes the ICCO 16KB cache and the tag RAM. Invalidate the contents of a specific ICC instance by setting the ICCn\_INVALIDATE register to 1. Once invalidated, the system flushes the cache. Read the ICCn\_CTRL.rdy field until it returns 1 to determine when the flush is completed. ## 3.5.4 Flushing the ICC Flush ICCO using the *GCR\_SYSCTRL* register. Set *GCR\_SYSCTRL.iccO\_flush* to 1 to immediately flush the contents of the 16KB cache and tag RAM. Flush ICC1 using the RV32 control register (FCR\_URVCTRL). Set FCR\_URVCTRL.icc1\_flush to 1 to immediately flush the contents of the 16KB cache and tag RAM. ## 3.5.5 Internal Cache Control Registers (ICC) See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-7: Internal Cache Controller Register Summary | Offset | Register | Name | |----------|-----------------|--------------------------------------------------| | [0x0000] | ICCn_INFO | Cache ID Register | | [0x0004] | ICCn_SZ | Cache Memory Size Register | | [0x0100] | ICCn_CTRL | Instruction Cache Control Register | | [0x0700] | ICCn_INVALIDATE | Instruction Cache Controller Invalidate Register | Maxim Integrated Page 52 of 347 # 3.5.6 ICCO Register Details Table 3-8: ICCO Cache Information Register | ICCO Cach | e Information | | | ICCn_INFO | [0x0000] | |-----------|---------------|--------|-------|------------------------------------------------------------|--------------------------| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15:10 | id | R | - | Cache ID Returns the ID for this cache instar | nce. | | 9:6 | partnum | R | - | Cache Part Number<br>Returns the part number indicator | for this cache instance. | | 5:0 | relnum | R | - | Cache Release Number<br>Returns the release number for thi | is cache instance. | # Table 3-9: ICCO Memory Size Register | ICC0 Mem | ory Size | | | ICCn_SZ | [0x0004] | | | |----------|----------|--------|-------|--------------------------------------------------------------------------------------------------------------------|----------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31:16 | mem | R | - | Addressable Memory Size Indicates the size of addressable memory by this cache controller instance in 128KB units. | | | | | 15:0 | cch | R | - | Cache Size Returns the size of the cache RAM r 16: 16KB Cache RAM | nemory in 1KB units. | | | # Table 3-10: ICCO Cache Control Register | ICCO Cach | e Control | | | ICCn_CTRL | [0x0100] | |-----------|-----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:17 | - | R/W | - | Reserved | | | 16 | rdy | R | - | (including a POR). The hardware autinvalidate operation is complete and 0: Cache invalidation in process. 1: Cache is ready. | ytime the cache as a whole is invalidated tomatically sets this field to 1 when the d the cache is ready. | | 15:1 | - | R/W | - | Reserved | | | 0 | en | R/W | 0 | | ne. Setting this field to 0 automatically reads are handled by the line fill buffer. | ## Table 3-11: ICCO Invalidate Register | ICC0 Inva | idate | | | ICCn_INVALIDATE | [0x0700] | |-----------|---------|--------|------|---------------------------------------------------|----------------------| | Bits | Field | Access | Rese | et Description | | | 31:0 | invalid | W | - | Invalidate Writing any value to this register inv | validates the cache. | Maxim Integrated Page 53 of 347 # 3.6 RAM Memory Management This device has many features for managing the on-chip RAM. The on-chip RAM includes data RAM, instruction, and data cache (ICC0) for the CM4, and instruction and data cache (ICC1) for the RV32, and peripheral FIFOs. #### 3.6.1 On-Chip Cache Management The MAX32655 includes two instruction cache controllers for code fetches from the flash memory. The caches can be enabled, disabled, and zeroized or flushed. See *Low-Power General Control Registers Details* for details. #### 3.6.2 RAM Zeroization The GCR memory zeroize register, *GCR\_MEMZ*, clears memory for software or security reasons. Zeroization writes all zeros to the specified memory. The following SRAM memories can be zeroized: - Each of the system RAMs can be individually zeroized by setting the respective GCR\_MEMZ bit. - ◆ GCR MEMZ.ram0 - ◆ GCR MEMZ.ram0ecc - ◆ GCR\_MEMZ.ram1 - ◆ GCR\_MEMZ.ram2 - ◆ GCR\_MEMZ.ram3 - ICCO 16KB Cache - Enabling ICCO from a disabled state zeroizes the cache RAM. - ICC1 16KB Cache, if enabled - Write 1 to GCR\_MEMZ.icc1 The system SRAM banks are shown with corresponding bank sizes, base address and ending addresses in Table 3-12. Table 3-12 RAM Block Size and Base Address | System RAM Block # | Size | Base Address | End Address | |--------------------|------|--------------|-------------| | sysram0 | 32KB | 2000 0000 | 2000 7FFF | | sysram1 | 32KB | 2000 8000 | 2000 FFFF | | sysram2 | 48KB | 2001 0000 | 2001 BFFF | | sysram3 | 16KB | 2001 C000 | 2001 FFFF | # 3.7 Miscellaneous Control Registers (MCR) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-13: Miscellaneous Control Register Summary | Offset | Register Name | Access | Description | |----------|----------------|--------|-----------------------------------------| | [0x0000] | MCR_ECCEN | R/W | Error Correction Coding Enable Register | | [0x0004] | MCR_IPO_MTRIM | R/W | IPO Manual Trim Register | | [8000x0] | MCR_OUTEN | R/W | Miscellaneous Output Enable Register | | [0x000C] | MCR_CMP0_CTRL | R/W | Comparator 0 Control Register | | [0x0010] | MCR_CTRL | R/W | Miscellaneous Control Register | | [0x0020] | MCR_GPIO3_CTRL | R/W | GPIO3 Pin Control Register | Maxim Integrated Page 54 of 347 # 3.7.1 Miscellaneous Control Register Details Table 3-14: Error Correction Coding Enable Register | Error Cori | rection Coding | g Enable | | MCR_ECCEN | [0x0000] | |------------|----------------|----------|-------|------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | ram0 | R/W | 0 | System RAM 0 ECC Enable Set this field to 1 to enable ECC for sysram0. 0: Disabled 1: Enabled | | ## Table 3-15: IPO Manual Register | IPO Man | ual Trim | | | MCR_IPO_MTRIM | [0x0004] | | |---------|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:9 | - | RO | 0 | Reserved | | | | 8 | trim_range | R/W | 0 | Trim Range Select If this bit is set to 1, the value loaded into MCR_IPO_MTRIM.mtrim must be great than the trim setting in TRIMSIR_IPOLO.ipo_limitlo. | | | | | | | | If this bit is set to 0, the value loaded into MCR_IPO_MTRIM.mtrim must be le the trim setting in TRIMSIR_CTRL.ipo_limithi. | | | | | | | | 0: MCR_IPO_MTRIM.mtrim < TRIMSIR_IPOLO.ip<br>1: MCR_IPO_MTRIM.mtrim > TRIMSIR_CTRL.ipo | <del>_</del> | | | 7:0 | mtrim | R/W | 4 | 4 Manual Trim Value Set this value to the desired manual trim based on the value set in MCR IPO MTRIM.trim range. | | | | | | | | If MCR_IPO_MTRIM.trim_range is 0, the value in t in TRIMSIR_IPOLO.ipo_limitlo. | this field must be less than the value | | | | | | | If MCR_IPO_MTRIM.trim_range is 1, the value in t value in TRIMSIR_CTRL.ipo_limithi. | his field must be greater than the | | ## Table 3-16: Output Enable Register | Output Enable | | | | MCR_OUTEN | [0x0008] | | |---------------|-----------|--------|-------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|--| | Bits | Name | Access | Reset | t Description | | | | 31:2 | - | RO | 0 | Reserved | | | | 1 | pdown_out | R/W | 0 | Power Down Output Enable on P3.0 Set this field to 1 to enable the power down output active in BACKUP and STANDBY. | ut, P3.0 AF1 (PDOWN). PDOWN is | | | | | | | 0: PDOWN output not enabled on P3.0<br>1: PDOWN output is enabled on P3.0 | | | | 0 | sqwout | R/W | 0 | Square Wave Output Enable on P3.1 (SQWOUT) Set this field to 1 to enable the square wave output | ut on P3.1 AF1 (SQWOUT). | | | | | | | 0: Square wave output not enabled on P3.1<br>1: Square wave output enabled on P3.1 | | | # Table 3-17: Comparator 0 Control Register | Comparator 0 Control | | | | MCR_CMP0_CTRL [0x000C] | | |----------------------|------|--------|-------|------------------------|--| | Bits | Name | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | Maxim Integrated Page 55 of 347 | Comparator 0 Control | | | | MCR_CMP0_CTRL | [0x000C] | | |----------------------|--------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Name | Access | Reset | Description | | | | 15 | if | R/W1C | 0 | Comparator 0 Interrupt Flag This field is set to 1 by hardware when the comparator output changes to the active state as set using the MCR_CMP0_CTRL.pol field. Write 1 to clear this flag. 0: No interrupt 1: Interrupt occurred | | | | 14 | out | RO | * | Comparator 0 Output This field is the comparator output state. 0: Output low 1: Output high | | | | 13:7 | = | RO | 0 | Reserved | | | | 6 | int_en | R/W | 0 | Comparator 0 Interrupt Enable Set this field to 1 to enable the IRQ for comparator 3. 0: Interrupt disabled 1: Interrupt enabled | | | | 5 | pol | R/W | 0 | Comparator 0 Interrupt Polarity Select Set this field to select the polarity of the output change that generates a comparator 3 interrupt. 0: Interrupt occurs from a transition from low to high. 1: Interrupt occurs from a transition from high to low. | | | | 4:1 | - | RO | 0 | Reserved | | | | 0 | en | R/W | 0 | Comparator 0 Enable Set this field to 1 to enable the comparator 0: Comparator disabled 1: Comparator enable | | | Table 3-18: Miscellaneous Control Register | Miscellar | eous Control | | | MCR_CTRL | [0x0010] | | |-----------|--------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:10 | - | RO | 0 | Reserved | | | | 9 | simo_rstd | R/W | 0 | SIMO System Reset Disable If this field is set, the SIMO is only reset by a Power-On Reset. When this bit is set, the VSET* stay's unchanged when exiting all low-power modes. 0: The SIMO is reset by all system resets. | | | | | | _ | | 1: The SIMO is only reset by a Power-On Reset. | | | | 8 | simo_clkscl | R/W | 0 | SIMO Clock Scaling Enable Set this field to 1 to enable dynamic clock scaling to the SIMO based on load current. When enabled, the SIMO clock slows down in low-power modes, reducing current consumption. | | | | | | | | 0: SIMO clock scaling disabled 1: SIMO clock scaling enabled | | | | 7:4 | - | DNM | 1 | Reserved, Do Not Modify | | | | 3 | ertco | R/W | 0 | Set this field to 1 to enable the ERTCO in <i>UPM</i> , <i>STAN</i> | IDBY and BACKUP. | | | | | | | 0: ERTCO disabled in <i>UPM, STANDBY</i> and <i>BACKUP</i> 1: ERTCO enabled in <i>UPM, STANDBY</i> and <i>BACKUP</i> | | | Maxim Integrated Page 56 of 347 | Miscellan | eous Control | | | MCR_CTRL | [0x0010] | |-----------|--------------|--------|-------|---------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 2 | inro | R/W | 0 | INRO Enable Set this field to 1 to enable the INRO. 0: INRO disabled 1: INRO enabled | | | 1:0 | - | RO | 0 | Reserved | | Table 3-19: GPIO3 Pin Control Register | GPIO3 Piı | iPIO3 Pin Control | | | MCR_GPIO3_CTRL | [0x0020] | | | |-----------|-------------------|--------|--------------------|-------------------------------------------------------------------------------------------------|---------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:8 | - | RO | 0 | Reserved | | | | | 7 | p31_in | RO | See<br>Description | GPIO3 Pin 1 Input Status ion Read this field to determine the input status of P3.1. | | | | | | | | | 0: Input low<br>1: Input high | | | | | 6 | p31_pe | R/W | 0 | GPIO3 Pin 1 Pullup Enable Set this bit to 1 to enable the pullup resistor for | P3.1 | | | | | | | | 0: Disabled<br>1: Enabled | | | | | 5 | p31_oe | R/W | 0 | GPIO3 Pin 1 Output Enable Set this bit to 1 to enable P3.1 for output mode | | | | | | | | | 0: Input mode.<br>1: Output mode. | | | | | 4 | p31_do | R/W | 0 | GPIO3 Pin 1 Data Output If p31_oe is set to 1, this field is used to control | the output state of P3.1. | | | | | | | | 0: Output low if <i>p31_oe</i> is 1.<br>1: Output high if <i>p31_oe</i> is 1. | | | | | 3 | p30_in | RO | See<br>Description | GPIO3 Pin 0 Input Status<br>Read this field to determine the input status of | P3.0. | | | | | | | | 0: Input low<br>1: Input high | | | | | 2 | p30_pe | R/W | 0 | GPIO3 Pin 0 Pullup Enable Set this bit to 1 to enable the pullup resistor for | - P3.0 | | | | | | | | 0: Disabled.<br>1: Enabled. | | | | | 1 | p30_oe | R/W | 0 | GPIO3 Pin 0 Output Enable Set this bit to 1 to enable P3.0 for output mode | | | | | | | | | 0: Input mode.<br>1: Output mode enabled. | | | | | 0 | p30_do | R/W | 0 | GPIO3 Pin 0 Data Output If MCR_GPIO3_CTRL.p30_oe is set to 1, this field of P3.0. | d is used to control the output state | | | | | | | | 0: Output low if the pin is enabled (MCR_GPIC<br>1: Output high if the pin is enabled (MCR_GPIC | | | | # 3.8 Single Inductor Multiple Output Power Supply (SIMO) The single inductor multiple output (SIMO) switch-mode power supply allows the device to operate autonomously from a single lithium cell. The SIMO provides four buck switching regulators (V<sub>REGO\_A</sub> thru V<sub>REGO\_D</sub>). Each of the four regulator Maxim Integrated Page 57 of 347 voltages can be controlled by the CPU individually. For the SIMO to operate properly, the four buck regulator outputs must drive the power supply pins of the device as follows in *Table 3-20*. ## 3.8.1 Power Supply Monitor The system also provides a power monitor that monitors the external power supplies relative to the on-chip bandgap voltage. The following power supplies are monitored: - V<sub>COREA</sub> Digital Core Supply Voltage A for the Always-On Domain - V<sub>COREB</sub> Digital Core Supply Voltage B - V<sub>DDIO</sub> GPIO Supply Voltage - V<sub>DDIOH</sub> GPIO High Supply Voltage - V<sub>DDA</sub> Always-On Domain Analog Supply Voltage - V<sub>REGI</sub> Input Supply Voltage, Battery - BLE\_LDO\_IN Bluetooth Transceiver Supply Voltage Input Each of the power supply monitors' settings are found in the low-power control register *PWRSEQ\_LPCN*. When the corresponding power monitor is enabled, the input voltage pin is constantly monitored. If the voltage drops below the trigger threshold, all registers and peripherals in that power domain are reset. This improves reliability and safety by guarding against a low-voltage condition corrupting the contents of the registers and device state. Refer to the data sheet electrical characteristics for the trigger threshold values and power fail reset voltages. Table 3-20: SIMO Power Supply Device Pin Connectivity | SIMO Supply Output Pin | Connection | Device Power<br>Supply Input Pin | Supply Monitor Reset Action | |------------------------|---------------|----------------------------------|-----------------------------------------------------------------| | $V_{REGO}$ A | $\rightarrow$ | $V_{DDA}$ | Domain reset | | $V_{REGO\_B}$ | $\rightarrow$ | $V_{COREB}$ | Domain Reset | | $V_{REGO}$ _C | $\rightarrow$ | $V_{COREA}$ | Domain Reset | | $V_{REGO_D}$ | $\rightarrow$ | BLE_LDO_IN | Bluetooth POR | | - | - | $V_{REGI}$ | Domain Reset | | - | - | V <sub>DDIO</sub> Power On | GPIO pad held in reset until the voltage rises above threshold. | | - | - | V <sub>DDIOH</sub> Power On | GPIO pad held in reset until the voltage rises above threshold. | | - | - | $V_{DDIO}$ | GPIO pad logic enters POR. | | - | - | $V_{\text{DDIOH}}$ | GPIO pad logic enters POR. | #### 3.8.2 Single Inductor Multiple Output Registers (SIMO) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-21: SIMO Controller Register Summary | Offset | Register | Access | Name | |----------|--------------|-----------------------------------------------|-------------------------------------------| | [0x0004] | SIMO_VREGO_A | R/W Buck Voltage Regulator A Control Register | | | [0x0008] | SIMO_VREGO_B | R/W | Buck Voltage Regulator B Control Register | | [0x000C] | SIMO_VREGO_C | R/W Buck Voltage Regulator C Control Register | | | [0x0010] | SIMO_VREGO_D | R/W Buck Voltage Regulator D Control Register | | | [0x0014] | SIMO_IPKA | RO | Reserved. Do not modify this register. | | [0x0018] | SIMO_IPKB | RO Reserved. Do not modify this register. | | | [0x001C] | SIMO_MAXTON | RO | Reserved. Do not modify this register. | Maxim Integrated Page 58 of 347 | Offset | Register | Access | Name | | |----------|-----------------------|-------------------------------------------|-------------------------------------------|--| | [0x0020] | SIMO_ILOAD_A | RO | Reserved. Do not modify this register. | | | [0x0024] | SIMO_ILOAD_B | RO | Reserved. Do not modify this register. | | | [0x0028] | SIMO_ILOAD_C | RO | Reserved. Do not modify this register. | | | [0x002C] | SIMO_ILOAD_D | RO | Reserved. Do not modify this register. | | | [0x0030] | SIMO_BUCK_ALERT_THR_A | RO | Reserved. Do not modify this register. | | | [0x0034] | SIMO_BUCK_ALERT_THR_B | RO Reserved. Do not modify this register. | | | | [0x0038] | SIMO_BUCK_ALERT_THR_C | RO | Reserved. Do not modify this register. | | | [0x003C] | SIMO_BUCK_ALERT_THR_D | RO | Reserved. Do not modify this register. | | | [0x0040] | SIMO_BUCK_OUT_READY | RO | Buck Regulator Output Ready Register | | | [0x0044] | SIMO_ZERO_CROSS_CAL_A | RO | Reserved. Do not modify this register. | | | [0x0048] | SIMO_ZERO_CROSS_CAL_B | RO | RO Reserved. Do not modify this register. | | | [0x004C] | SIMO_ZERO_CROSS_CAL_C | RO | Reserved. Do not modify this register. | | | [0x0050] | SIMO_ZERO_CROSS_CAL_D | RO | Reserved. Do not modify this register. | | # 3.8.3 Single Inductor Multiple Output (SIMO) Registers Details Table 3-22: SIMO Buck Voltage Regulator A Control Register | SIMO Buc | k Voltage Regul | ator A Control | | SIMO_VREGO_A | [0x0004] | | | |----------|-----------------|----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | set Description | | | | | 31:8 | - | R/W | - | Reserved | | | | | 7 | rangea | R/W | 1 | Regulator Output A Range<br>Selects the Regulator output rang | ge for V <sub>REGO_</sub> a. | | | | | | | | 0: 0.5V to 1.77<br>1: 0.6V to 1.87V | | | | | 6:0 | vseta | R/W | 0x78h | 0x78h Regulator Output A Voltage Each bit increment in this field represents 10mV allowing output voltage set from the minimum to the maximum of the SIMO_VREGO_A.rangea selected | | | | | | | | | SIMO_VREGO_A.rangea = 1: O | utput Voltage = $0.6V + (10mV \times vseta)$ | | | | | | | | SIMO_VREGO_A.rangea = 0: 0: | utput Voltage = $0.5V + (10mV \times vseta)$ | | | | | | | | Default: 0x78 = SIMO_VREGO_A. SIMO_VREGO_A.rangea = 1, Out | rangea = 0, Output Voltage = 1.7V;<br>out Voltage = 1.8V | | | | | | | | <b>Warning</b> : When this regulator is connected as shown in Table 3-20, the following apply: | | | | | | | | | The maximum setting f indicated in the device | or this regulator must be followed for V <sub>DDA</sub> as data sheet. | | | | | | | | <ol> <li>Setting the regulator to a voltage below the power-for V<sub>DDA</sub> initiates the power monitor reset action.</li> </ol> | | | | Table 3-23: SIMO Buck Voltage Regulator B Control Register | SIMO Buck Voltage Regulator B Control | | | | SIMO_VREGO_B | [8000x0] | | |---------------------------------------|--------|--------|-------|--------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:8 | - | R/W | - | Reserved | | | | 7 | rangeb | R/W | 1 | Regulator Output B Range Selects the Regulator output range for VREGO_B. | | | | | | | | 0: 0.5V to 1.77<br>1: 0.6V to 1.87V | | | Maxim Integrated Page 59 of 347 | SIMO Buc | k Voltage Regula | tor B Control | | SIMO_VREGO_B | [0x0008] | | |----------|------------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 6:0 | vsetb | R/W | 0x32 | Regulator Output Voltage Each bit increment in this field represents 10mV allowing output voltage settings from the minimum to the maximum of the SIMO_VREGO_B.rangeb selected. | | | | | | | | SIMO_VREGO_B.rangeb = 1; Or | $utput\ Voltage = 0.6V + (10mV \times vsetb)$ | | | | | | | SIMO_VREGO_B.rangeb = 0; 0 | $utput\ Voltage = 0.5V + (10mV \times vsetb)$ | | | | | | | Setting this field to 0x7F results in the maximum output voltage per the<br>SIMO_VREGO_B.rangeb selected (1.77V or 1.87V) | | | | | | | | Default: 0x32 = SIMO_VREGO_B.i<br>SIMO_VREGO_B.rangeb = 1, Outp | rangeb = 0, Output Voltage = 1.0V;<br>out Voltage = 1.1V | | | | | | | <b>Warning</b> : When this regulator is connected as shown in Table 3-20, the following apply: | | | | | | | | The maximum setting for indicated in the device | or this regulator must be followed for V <sub>COREB</sub> as data sheet. | | | | | | | | a voltage below the Power-Fail Reset Voltage power monitor reset action. | | Table 3-24: SIMO Buck Voltage Regulator C Control Register | SIMO Buc | k Voltage Regula | ator C Control | | SIMO_VREGO_C | [0x000C] | | | |----------|-----------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31:8 | - | R/W | - | Reserved | | | | | 7 | rangec | R/W | 1 | Regulator Output Range Selects the Regulator output range for V <sub>REGO_C</sub> . | | | | | | | | | 0: 0.5V to 1.77<br>1: 0.6V to 1.87V | | | | | 6:0 | vsetc | R/W | 0x32 | Regulator Output Voltage Each increment in the register represents 10mV. | | | | | | | | | SIMO_VREGO_C.rangec = 1; Ou | $atput\ Voltage = 0.6V + (10mV \times vsetc)$ | | | | | | | | SIMO_VREGO_C.rangec = 0; Ou | $atput\ Voltage = 0.5V + (10mV \times vsetc)$ | | | | | | | | Setting this field to 0x7F results in SIMO_VREGO_C.rangec selected | n the maximum output voltage per the<br>(1.77V or 1.87V) | | | | | | | | Default: 0x32 = SIMO_VREGO_C.I<br>SIMO_VREGO_C.rangec = 1, Outp | rangec = 0, Output Voltage = 1.0V;<br>out Voltage = 1.1V | | | | | | | | <b>Warning</b> : When this regulator is connected as shown in Table 3-20, the apply: | | | | | | indicated in the device 2. Setting the regulator t | | or this regulator must be followed for V <sub>COREA</sub> as data sheet. a voltage below the power-fail reset voltage power monitor reset action. | | | | | Table 3-25: SIMO Buck Voltage Regulator D Control Register | SIMO Bud | SIMO Buck Voltage Regulator D Control | | | SIMO_VREGO_D | [0x0010] | |----------|---------------------------------------|--------|-------|------------------|----------| | Bits | Field | Access | Reset | eset Description | | | 31:8 | - | R/W | - | Reserved | | Maxim Integrated Page 60 of 347 | SIMO Buc | k Voltage Regula | tor D Control | | SIMO_VREGO_D | [0x0010] | |----------|------------------|---------------|-------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 7 | ranged | R/W | 1 | Regulator Output Range Selects the Regulator output range for V <sub>REGO_D</sub> . | | | | | | | 0: 0.5V to 1.77V<br>1: 0.6V to 1.87V | | | 6:0 | vsetd | R/W | 0x32 | Regulator Output Voltage Each increment in the register re | presents 10mV. | | | | | | SIMO_VREGO_D.ranged = 1; O | $utput\ Voltage = 0.6V + (10mV \times vsetd)$ | | | | | | SIMO_VREGO_D.ranged = 0; O | $utput\ Voltage = 0.5V + (10mV \times vsetd)$ | | | | | | Setting this field to 0x7F results in SIMO_VREGO_D.ranged selected | n the maximum output voltage per the<br>(1.77V or 1.87V) | | | | | | Default: 0x32 = SIMO_VREGO_D.<br>SIMO_VREGO_D.ranged = 1, Out | ranged = 0, Output Voltage = 1.0V;<br>out Voltage = 1.1V | | | | | | <b>Warning</b> : When this regulator is connected as shown in Table 3-20, the foll apply: | | | | | | | BLE_LDO_IN as indicate 2. Setting the regulator to | or this regulator must be followed for<br>ed in the device data sheet.<br>a voltage below the power-fail reset voltage<br>I initiate the power monitor reset action. | # Table 3-26: SIMO High Side FET Peak Current VREGO\_A VREGO\_B Register | SIMO Hig | SIMO High Side FET Peak Current V <sub>REGO_A</sub> V <sub>REGO_B</sub> | | | SIMO_IPKA | [0x0014] | |----------|-------------------------------------------------------------------------|--------|-------|---------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:4 | ipksetb | DNM | 8 | Reserved Reserved. Do not modify this field | d. | | 3:0 | ipkseta | DNM | 8 | Reserved Reserved. Do not modify this field | d. | # Table 3-27: SIMO High Side FET Peak Current $V_{REGO\_C}$ $V_{REGO\_D}$ Register | SIMO Hig | SIMO High Side FET Peak Current V <sub>REGO_C</sub> V <sub>REGO_D</sub> | | | SIMO_IPKB | [0x0018] | |----------|-------------------------------------------------------------------------|--------|-------|----------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:4 | ipksetd | DNM | 8 | Reserved Reserved. Do not modify this field. | | | 3:0 | ipksetc | DNM | 8 | Reserved Reserved. Do not modify this field | d. | # Table 3-28: SIMO Maximum High Side FET Time On Register | SIMO Maximum High Side FET Time On | | | | SIMO_MAXTON | [0x001C] | |------------------------------------|--------|--------|-------|-------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | - | Reserved | | | 3:0 | tonset | DNM | 8 | Reserved, Do Not Modify | | Maxim Integrated Page 61 of 347 ## Table 3-29: SIMO Buck Cycle Count VREGO\_A Register | SIMO Buck Cycle Count V <sub>REGO_A</sub> | | | | SIMO_ILOAD_A | [0x0020] | |-------------------------------------------|--------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | iloada | DNM | 0 | Reserved Do not modify this field. | | ## Table 3-30: SIMO Buck Cycle Count V<sub>REGO\_B</sub> Register | SIMO Bud | SIMO Buck Cycle Count V <sub>REGO_B</sub> | | | SIMO_ILOAD_B | [0x0024] | |----------|-------------------------------------------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | iloadb | DNM | 0 | Reserved Do not modify this field. | | # Table 3-31: SIMO Buck Cycle Count V<sub>REGO\_C</sub> Register | SIMO Buc | SIMO Buck Cycle Count V <sub>REGO_C</sub> | | | SIMO_ILOAD_C | [0x0028] | |----------|-------------------------------------------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | ı | Reserved | | | 7:0 | iloadc | DNM | 0 | Reserved Do not modify this field. | | ## Table 3-32: SIMO Buck Cycle Count V<sub>REGO\_D</sub> Register | SIMO Buc | SIMO Buck Cycle Count V <sub>REGO_D</sub> | | | SIMO_ILOAD_D | [0x002C] | |----------|-------------------------------------------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | iloadd | DNM | 0 | Reserved Do not modify this field. | | ## Table 3-33: SIMO Buck Cycle Count Alert V<sub>REGO\_A</sub> Register | SIMO Buc | SIMO Buck Cycle Count Alert V <sub>REGO_A</sub> | | | SIMO_BUCK_ALERT_THR_A | [0x0030] | |----------|-------------------------------------------------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | ı | RO | ı | Reserved | | | 7:0 | buckthra | R/W | 0 | Reserved Do not modify this field. | | # Table 3-34: SIMO Buck Cycle Count Alert $V_{REGO\_B}$ Register | SIMO Buc | k Cycle Count Ale | ert V <sub>REGO_B</sub> | | SIMO_BUCK_ALERT_THR_B | [0x0034] | |----------|-------------------|-------------------------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | buckthrb | R/W | 0 | Reserved Do not modify this field. | | Maxim Integrated Page 62 of 347 Table 3-35: SIMO Buck Cycle Count Alert V<sub>REGO\_C</sub> Register | SIMO Bud | k Cycle Count Al | ert V <sub>REGO_C</sub> | ľ | SIMO_BUCK_ALERT_THR_C | [0x0038] | |----------|------------------|-------------------------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | buckthrc | DNM | 0 | Reserved Do not modify this field. | | # Table 3-36: SIMO Buck Cycle Count Alert $V_{REGO\_D}$ Register | SIMO Buc | k Cycle Count Ale | ert V <sub>REGO_D</sub> | | SIMO_BUCK_ALERT_THR_D | [0x003C] | |----------|-------------------|-------------------------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | - | Reserved | | | 7:0 | buckthrd | DNM | 0 | Reserved Do not modify this field. | | # Table 3-37: SIMO Buck Regulator Output Ready Register | SIMO Bud | SIMO Buck Regulator Output Ready | | | SIMO_BUCK_OUT_READY | [0x0040] | |----------|----------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | - | Reserved | | | 3 | buckoutrdya | RO | 0 | VREGO_A Output Ready When SIMO_VREGO_A.vseta changes, this bit is set when the output voltage has reached its regulated value. It is not cleared if the output voltage drops below its set value. | | | | | | | 0: Not ready<br>1: Ready | | | 2 | buckoutrdyb | RO | 0 | V <sub>REGO_B</sub> Output Ready When SIMO_VREGO_B.vsetb changes, this bit is set when the output voltage has reached its regulated value. It is not cleared if the output voltage drops below its set value. | | | | | | | 0: Not ready<br>1: Ready | | | 1 | buckoutrdyc | RO | 0 | V <sub>REGO_C</sub> Output Ready When SIMO_VREGO_C.vsetc changes, this bit is set when the output voltage has reached its regulated value. It is not cleared if the output voltage drops below its set value. | | | | | | | 0: Not ready<br>1: Ready | | | 0 | buckoutrdyd | RO | 0 | | nges, this bit is set when the output voltage has not cleared if the output voltage drops below its | | | | | | 0: Not ready<br>1: Ready | | # Table 3-38: SIMO Zero Cross Calibration VREGO\_A Register | SIMO Zero Cross Calibration VREGO_A | | | | SIMO_ZERO_CROSS_CAL_A | [0x0044] | |-------------------------------------|-------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:5 | - | RO | - | Reserved | | | 4:0 | zxcla | RO | 0 | Reserved Do not modify this field. | | Maxim Integrated Page 63 of 347 Table 3-39: SIMO Zero Cross Calibration VREGO\_B Register | SIMO Zer | o Cross Calibratio | on VREGO_B | | SIMO_ZERO_CROSS_CAL_B | [0x0048] | |----------|--------------------|------------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:5 | - | RO | - | Reserved | | | 4:0 | zxclb | RO | 0 | Reserved Do not modify this field. | | Table 3-40: SIMO Zero Cross Calibration VREGO\_C Register | SIMO Zero | o Cross Calibratio | on VREGO_C | | SIMO_ZERO_CROSS_CAL_C | [0x004C] | |-----------|--------------------|------------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:5 | - | RO | - | Reserved | | | 4:0 | zxclc | RO | 0 | Reserved Do not modify this field. | | Table 3-41: SIMO Zero Cross Calibration VREGO\_D Register | SIMO Zero Cross Calibration VREGO_D | | | | SIMO_ZERO_CROSS_CAL_D | [0x0050] | |-------------------------------------|-------|--------|-------|------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:5 | - | RO | - | Reserved | | | 4:0 | zxcld | RO | 0 | Reserved Do not modify this field. | | # 3.9 Low-Power General Control Registers (LPGCR) This set of general control registers provides reset and clock control for the low-power peripherals including: - LPUARTO (UART3) - LPTMR0 (TMR4) - LPTMR1 (TMR5) - LPWDT0 (WDT1) - LPCOMP1, LPCOMP2 and LPCOMP3 - GPIO2 See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-42 Low-Power Control Register Summary | Offset | Register | Name | |----------|---------------|------------------------| | [8000x0] | LPGCR_RST | Reset Control Register | | [0x000C] | LPGCR_PCLKDIS | Clock Control Register | ## 3.9.1 Low-Power General Control Registers Details Table 3-43: Reset Control Register | Error Correction Coding Enable | | | | LPGCR_RST | [0x0004] | |--------------------------------|-------|--------|-------|------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:7 | - | RO | 0 | Reserved Do not modify | | Maxim Integrated Page 64 of 347 | Error Cor | rection Coding E | nable | | LPGCR_RST | [0x0004] | |-----------|------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 6 | Ipcomp | W1 | 0 | Low-Power Comparator Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See Device Resets for additional information. | | | 5 | - | RO | 0 | Reserved | | | 4 | uart3 | W10 | 0 | UART3 (LPUART0) Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See Device Resets for additional information. | | | 3 | tmr5 | W10 | 0 | TMR5 (LPTMR1) Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See Device Resets for additional information. | | | 2 | tmr4 | W10 | 0 | TMR4 (LPTMR0) Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See Device Resets for additional information. | | | 1 | wdt1 | W10 | 0 | WDT1 (LPWDT0) Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See <i>Device Resets</i> for additional information. | | | 0 | gpio2 | W10 | 0 | GPIO2 Reset Write 1 to reset. This field is cleared See Device Resets for additional info | by hardware when the reset is complete.<br>rmation. | # Table 3-44: Clock Disable Register | Clock Disa | able Register | | | LPGCR_PCLKDIS | [800x0] | |------------|---------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:7 | - | RO | 0 | Reserved | | | 6 | Ipcomp | R/W | 0 | Low-Power Comparator Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | 0: Enabled 1: Disabled | | | 5 | - | RO | 0 | Reserved | | | 4 | uart3 | R/W | 0 | UART3 (LPUART0) Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. O: Enabled | | | | | | | 1: Disabled | | | 3 | tmr5 | R/W | 0 | TMR5 (LPTMR1) Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | 0: Enabled<br>1: Disabled | | | 2 | tmr4 | R/W | 0 | TMR4 (LPTMR0) Clock Disable Disabling a clock disables functionalir peripheral registers are disabled. Per 0: Enabled 1: Disabled | ty while also saving power. Reads and writes to ripheral register states are retained. | Maxim Integrated Page 65 of 347 | Clock Disable Register | | | | LPGCR_PCLKDIS [0x008] | | |------------------------|-------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 1 | wdt1 | R/W | 0 | WDT1 (LPWDT0) Clock Disable Disabling a clock disables functionali peripheral registers are disabled. Per | ty while also saving power. Reads and writes to ripheral register states are retained. | | | | | | 0: Enabled<br>1: Disabled | | | 0 | gpio2 | R/W | 0 | GPIO2 Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes peripheral registers are disabled. Peripheral register states are retained. | | | | | | | 0: Enabled<br>1: Disabled | | # 3.10 Power Sequencer Registers (PWRSEQ) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Note: The PWSEQ registers are reset only on a POR. System reset, soft reset, and peripheral reset do not affect the PWRSEQ register values. Table 3-45: Power Sequencer Register Summary | Offset | Register | Name | |----------|----------------|---------------------------------------------| | [0x0000] | PWRSEQ_LPCN | Low-Power Control Register | | [0x0004] | PWRSEQ_LPWKST0 | Low-Power GPIO0 Wakeup Status Flags | | [0x0008] | PWRSEQ_LPWKEN0 | Low-Power GPIO0 Wakeup Enable Register | | [0x000C] | PWRSEQ_LPWKST1 | Low-Power GPIO1 Wakeup Status Flags | | [0x0010] | PWRSEQ_LPWKEN1 | Low-Power GPIO1 Wakeup Enable Register | | [0x0014] | PWRSEQ_LPWKST2 | Low-Power GPIO2 Wakeup Status Flags | | [0x0018] | PWRSEQ_LPWKEN2 | Low-Power GPIO2 Wakeup Enable Register | | [0x001C] | PWRSEQ_LPWKST3 | Low-Power GPIO3 Wakeup Status Flags | | [0x0020] | PWRSEQ_LPWKEN3 | Low-Power GPIO3 Wakeup Enable Register | | [0x0030] | PWRSEQ_LPPWST | Low-Power Peripheral Wakeup Status Register | | [0x0034] | PWRSEQ_LPPWEN | Low-Power Peripheral Wakeup Enable Register | | [0x0044] | PWRSEQ_VBTLEPD | VBTLE Power Down Register | | [0x0048] | PWRSEQ_GP0 | General Purpose Register 0 | | [0x004C] | PWRSEQ_GP1 | General Purpose Register 1 | Maxim Integrated Page 66 of 347 # 3.10.1 Power Sequencer Register Details Table 3-46: Low-Power Control Register | Low-Powe | Low-Power Control | | | PWRSEQ_LPCN | [0x0000] | |----------|--------------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | <u>'</u> | | 31 | 31 lpwkst_clr R/W1 | | | Low-Power Wakeup Status Regis<br>Write 1 to this field to clear the lo | ster Clear<br>ow-power wakeup status registers: | | | | | | <ul> <li>PWRSEQ_LPWKST0</li> <li>PWRSEQ_LPWKST1</li> <li>PWRSEQ_LPWKST2</li> <li>PWRSEQ_LPWKST3</li> <li>PWRSEQ_LPPWST</li> </ul> | | | | | | | | all the low-power wakeup status registers. The rs this field when the registers are cleared. | | 30:12 | - | DNM | 0 | Reserved, Do Not Modify. | | | | | | | Note: This field must always be se | et to 0 to maintain future compatibility. | | 11 | bg_dis | R/W | 1 | Band Gap Disable for LPM and B<br>Setting this field to 1 (default) dis<br>mode. | ACKUP Mode sables the bandgap during LPM and BACKUP | | | | | | 0: System bandgap is on in <i>LPN</i><br>1: System bandgap is off in <i>LPN</i> | | | 10 | - | R/W | 0 | Reserved | | | 9 | lpmfast | R/W | 0 | Low-Power Mode Entry Clock Se<br>If the ISO is selected (default), fas<br>INRO disables fast <i>LPM</i> entry. | elect st <i>LPM</i> entry is enabled. Setting the clock to | | | | | | 0: ISO used for entering <i>LPM</i> (fa<br>1: INRO used for <i>LPM</i> entry (fas | | | 8 | lpmclksel | R/W | 1 | Low-Power Mode APB Clock Sele<br>This field selects the clock source<br>periphrals during <i>LPM</i> . | ect<br>to use for the RV32 (CPU1) and other APB | | | | | | | PU1) and APB system clock during <i>LPM</i> .<br>I1) and APB system clock during <i>LPM</i> . | | 7:4 | - | DNM | 0 | Reserved, Do Not Modify | | | | | | | Note: This field must be set to 0 t | o maintain future compatibility. | | 3 | ramret3 | R/W | 0 | System RAM 3 Data Retention E<br>Set this field to 1 to enable data a<br>system RAM configuration. | nable for BACKUP Mode<br>retention for sysram3. See Table 3-12 for | | | | | | 0: Disabled<br>1: Enabled | | | 2 | ramret2 | R/W | 0 | System RAM 2 Data Retention E<br>Set this field to 1 to enable data a<br>system RAM configuration. | nable for BACKUP Mode retention for sysram2. See Table 3-12 for | | | | | | 0: Disabled<br>1: Enabled | | | 1 | ramret1 | R/W | 0 | System RAM 1 Data Retention E<br>Set this field to 1 to enable data is<br>system RAM configuration. | nable for BACKUP Mode<br>retention for sysram1. See Table 3-12 for | | | | | | 0: Disabled<br>1: Enabled | | Maxim Integrated Page 67 of 347 | Low-Power Control | | | | PWRSEQ_LPCN | [0x0000] | |-------------------|---------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 0 | ramret0 | R/W | 0 | System RAM 0 Data Retention Enable for BACKUP Mode Set this field to 1 to enable data retention for sysram0. See Table 3-12 for system RAM configuration. | | | | | | | 0: Disabled<br>1: Enabled | | # Table 3-47: GPIO0 Low-Power Wakeup Status Flags | GPIO0 Low-Power Wakeup Status Flags | | | | PWRSEQ_LPWKST0 | [0x0004] | |-------------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | st | R/W1C | 0 | GPIO0 Pin Wakeup Status Flag Whenever a GPIO0 pin, in any power mode, transitions from low-to-high o high-to-low, the pin's corresponding bit in this register is set. The device transitions from a low-power mode to ACTIVE mode if the corresponding GPIO pin's interrupt enable bit is set in the PWRSEQ_LPWKE register. | | | | | | | | | | | | | | Note: Clear this register before er | ntering any low-power mode. | # Table 3-48: GPIO0 Low-Power Wakeup Enable Registers | GPIO0 Low-Power Wakeup Enable | | | | PWRSEQ_LPWKEN0 | [8000x0] | |-------------------------------|-------|--------|-------|----------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | en | R/W | 0 | • | | | | | | | | | # Table 3-49: GPIO1 Low-Power Wakeup Status Flags | GPIO1 Lov | GPIO1 Low-Power Wakeup Status Flags | | | PWRSEQ_LPWKST1 | [0x000C] | |-----------|-------------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | - | R/W1C | 0 | Reserved Bits corresponding to unimplemented GPIO are ignored. | | | 9:0 | st | R/W1C | 0 | GPIO1 Pin Wakeup Status Flag Whenever a GPIO1 pin, in any power mode, transitions from low-to-high or high-to-low, the pin's corresponding bit in this register is set. | | | | | | | The device transitions from a low-power mode to ACTIVE mode if the corresponding interrupt enable bit is set in PWRSEQ_LPWKEN1. Note: Clear this register before entering any low-power mode. | | Maxim Integrated Page 68 of 347 Table 3-50: GPIO1 Low-Power Wakeup Enable Registers | GPIO1 Low-Power Wakeup Enable | | | | PWRSEQ_LPWKEN1 | [0x0010] | | | |-------------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Bits | Field | Access | Reset | Reset Description | | | | | 31:10 | | RO | 0 | Reserved Bits corresponding to unimplemented GPIO are ignored. | | | | | 9:0 | en | R/W | 0 | GPIO1 Pin Wakeup Interrupt Enable Setting a GPIO1 pin's bit in this register causes an interrupt to be generated that wakes up the device from any low-power mode to ACTIVE mode. A wakeup event sets the corresponding GPIO1's bit in the PWRSEQ_LPWKST1 register, enabling determination of which GPIO1 pin triggered the wakeup event. Bits corresponding to unimplemented GPIO are ignored. Note: To enable the MAX32655 to wakeup from a low-power mode on a GPIO pin transition, first set the "GPIO Wakeup Enable" register bit GCR_PM.gpiowken = 1. | | | | | | | | | | | | | # Table 3-51: GPIO2 Low-Power Wakeup Status Flags | GPIO2 Low-Power Wakeup Status Flags | | | | PWRSEQ_LPWKST2 | [0x0014] | | | |-------------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Reset Description | | | | | 31:8 | | RO | 0 | Reserved Note: Bits corresponding to unimplemented GPIO are ignored. | | | | | 7:0 | st | R/W1C | 0 | GPIO2 Pin Wakeup Status Flag Whenever a GPIO2 pin, in any power mode, transitions from low-to-high or high-to-low, the corresponding bit in this register is set. Bits corresponding to unimplemented GPIO are ignored. | | | | | | | | | | a low-power mode to ACTIVE mode if the it is set in PWRSEQ_LPWKEN. This register g any low-power mode. | | | ## Table 3-52: GPIO2 Low-Power Wakeup Enable Registers | GPIO2 Low-Power Wakeup Enable | | | | PWRSEQ_LPWKEN2 | [0x0018] | |-------------------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:8 | | RO | 0 | Reserved Note: Bits corresponding to unimplemented GPIO are ignored. | | | 7:0 | en | R/W | 0 | GPIO2 Pin Wakeup Interrupt Enable Setting a GPIO2 pin's bit in this register causes an interrupt to be generated that wakes up the device from any low-power mode to ACTIVE mode. A wakeup event sets the corresponding GPIO2's bit in the PWRSEQ_LPWKST2 register, enabling determination of which GPIO2 pin triggered the wakeup event. Bits corresponding to unimplemented GPIO are ignored. | | | | | | | Note: To enable the MAX32655 to<br>pin transition, first set the "GPIO<br>GCR_PM.gpiowken = 1. | o wakeup from a low-power mode on a GPIO<br>Wakeup Enable" register bit | # Table 3-53: GPIO3 Low-Power Wakeup Status Flags | GPIO3 Lo | GPIO3 Low-Power Wakeup Status Flags | | | | PWRSEQ_LPWKST3 | [0x001C] | | |----------|-------------------------------------|--------|----|-------------------|-----------------------------------|-----------------------------|--| | Bits | Field | Access | Re | Reset Description | | | | | 31:2 | | RO | | 0 | Reserved | | | | | | | | | Note: Bits corresponding to unimp | plemented GPIO are ignored. | | Maxim Integrated Page 69 of 347 | GPIO3 Low-Power Wakeup Status Flags | | | | PWRSEQ_LPWKST3 | [0x001C] | |-------------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 1:0 | st | R/W1C | 0 | GPIO3 Pin Wakeup Status Flag Whenever a GPIO3 pin, in any power mode, transitions from low-to-high or high-to-low, the corresponding bit in this register is set. Bits corresponding to unimplemented GPIO are ignored. | | | | | | | Note: The device transitions from a low-power mode to ACTIVE mode if the corresponding interrupt enable bit is set in PWRSEQ_LPWKEN. This register should be cleared before entering any low-power mode. | | # Table 3-54: GPIO3 Low-Power Wakeup Enable Registers | GPIO3 Low-Power Wakeup Enable | | | | PWRSEQ_LPWKEN3 | [0x0020] | | |-------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:2 | | RO | 0 | Reserved | Reserved | | | 1:0 | en | R/W | 0 | GPIO3 Pin Wakeup Interrupt Enable Setting a GPIO3 pin's bit in this register causes an interrupt to be generated that wakes up the device from any low-power mode to ACTIVE mode. A wakeup event sets the corresponding GPIO3's bit in the PWRSEQ_LPWKST3 register, enabling determination of which GPIO3 pin triggered the wakeup event. Bits corresponding to unimplemented GPIO are ignored. | | | | | | | | Note: To enable the MAX32655 to wake up from a low-power mode on a GPIO pin transition, first set the "GPIO Wakeup Enable" register bit GCR_PM.gpiowken = 1. | | | # Table 3-55: Low-Power Peripheral Wakeup Status Flags | Low-Power Peripheral Wakeup Status Flags | | | s | PWRSEQ_LPPWST | [0x0030] | |------------------------------------------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:18 | | RO | 0 | Reserved | | | 17 | reset | R/W1C | 0 | Reset Detected Wakeup Flag This field is set when an external reset causes the wakeup event. | | | 16 | backup | R/W1C | 0 | BACKUP Wakeup Flag This field is set when the device wakes up from BACKUP. | | | 15:5 | - | RO | 0 | Reserved | | | 4 | comp0 | R/W1C | 0 | Comparator 0 Wakeup Flag This field is set if the wakeup event was the result of an input comparator trigger event. | | | 3:0 | = | RO | 0 | Reserved | | # Table 3-56: Low-Power Peripheral Wakeup Enable Registers | Low-Power Peripheral Wakeup Enable | | | | PWRSEQ_LPPWEN | [0x0034] | |------------------------------------|--------|--------|-------|-------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:27 | | RO | 0 | Reserved | | | 26 | lpcomp | R/W | 0 | LPCOMP Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the LPCOMP interrupt. | | | | | | | 0: Disable wakeup on interrupt.<br>1: Enable wakeup on interrupt. | | Maxim Integrated Page 70 of 347 | .ow-Pow | er Peripheral W | akeup Enable | | PWRSEQ_LPPWEN | [0x0034] | |---------|-----------------------------------------|--------------|------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 25 | spi1 | R/W | 0 | SPI1 Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the SPI0 interrupt. | | | | | | | 0: Disable wakeup on interrupt. 1: Enable wakeup on interrupt. | | | 24 | 24 i2s R/W | | 0 | I <sup>2</sup> S Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the I <sup>2</sup> S interrupt. | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | 23 | i2c2 | R/W | 0 | I2C2 Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the I2C2 interrupt. | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | 22 | i2c1 | R/W | 0 | I2C1 Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the I2C1 interrupt. | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | 21 | i2c0 | R/W | 0 | I2CO Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the I2CO interrupt. | | | | | | 0: Disable wakeup on interrupt.<br>1: Enable wakeup on interrupt. | | | 20 | 20 uart3 | | 0 | LPUARTO (UART3) Interrupt Wakes<br>Set this field to 1 to enable wakes | <b>keup Enable</b><br>up events from LPUARTO (UART3) interrupt. | | | | | | 0: Disable wakeup on interrupt 1: Enable wakeup on interrupt. | | | 19 | 19 uart2 R/W C | | 0 | UART2 IRQ Wakeup Enable Set this field to 1 to enable wake | up events from the UART2 interrupt. | | | | | | 0: Disable wakeup on interrupt. 1: Enable wakeup on interrupt. | | | 18 | , , , , , , , , , , , , , , , , , , , , | | e<br>up events from the UART1 interrupt. | | | | | | | | 0: Disable wakeup on interrupt 1: Enable wakeup on interrupt. | | | 17 | uart0 | R/W | 0 | UARTO Interrupt Wakeup Enable Set this field to 1 to enable wake | e<br>up events from the UARTO interrupt. | | | | | | 0: Disable wakeup on interrupt 1: Enable wakeup on interrupt. | | | 16 | tmr5 | R/W | 0 | LPTMR1 (TMR5) Interrupt Wake<br>Set this field to 1 to enable wake | up Enable<br>up events from the LPTMR1 (TMR5) interrupt | | | | | | 0: Disable wakeup on interrupt 1: Enable wakeup on interrupt. | | | 15 | 15 tmr4 R/W | | <i>N</i> 0 | LPTMR0 (TMR4) Interrupt Wake<br>Set this field to 1 to enable wake | <b>up Enable</b><br>up events from the LPTMR0 (TMR4) interrupt. | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | 14 | tmr3 | tmr3 R/W 0 | | TMR3 Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the TMR3 interrupt. | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | Maxim Integrated Page 71 of 347 | Low-Power Peripheral Wakeup Enable | | | | PWRSEQ_LPPWEN | [0x0034] | | |------------------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------|------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 13 | tmr2 | R/W | 0 | TMR2 Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the TMR2 interrupt. | | | | | | | | 0: Disable wakeup on interrupt. 1: Enable wakeup on interrupt. | | | | 12 | tmr1 | R/W | 0 | TMR1 Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the TMR1 interrupt. | | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | | 11 | tmr0 | R/W | 0 | TMR0 Interrupt Wakeup Enable Set this field to 1 to enable wake | up events from the TMR0 interrupt. | | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | | 10 | cpu1 | R/W | 0 | RV32 Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the RV32 interrupt. | | | | | | | | 0: Disable wakeup on interrupt. 1: Enable wakeup on interrupt. | | | | 9 | wdt1 | R/W | 0 | WDT1 (LPWDT0) Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the WDT1 (LPWDT0) interrupt. | | | | | | | | 0: Disable wakeup on interrupt.<br>1: Enable wakeup on interrupt. | | | | 8 | wdt0 | R/W | 0 | WDT0 Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from the WDT0 interrupt. | | | | | | | | 0: Disable wakeup on interrupt.<br>1: Enable wakeup on interrupt. | | | | 7:5 | - | RO | 0 | Reserved | | | | 4 | comp0 | R/W | 0 | Comparator 0 Interrupt Wakeup Enable Set this field to 1 to enable wakeup events from Comparator 0's interrupt. | | | | | | | | 0: Disable wakeup on interrupt<br>1: Enable wakeup on interrupt. | | | | 3:0 | - | RO | 0 | Reserved | | | Table 3-57: Low-Power VBTLE Power Down Register | Low-Power VBTLE Power Down | | | | PWRSEQ_VBTLEPD | [0x0048] | | |----------------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | t Description | | | | 31:2 | - | RO | 0 | Reserved | | | | 1 | btle | R/W | 0 | Power Down SIMO VREGO_D (VBTLE) Set this field to 1 to power down the VBTLE power domain. 0: VBTLE Powered On 1: VBTLE Powered Down | | | | 0 | - | RO | 0 | Reserved | | | Table 3-58: Low-Power General Purpose Register 0 | Low-Power General Purpose Register 0 | | | | PWRSEQ_GP0 | [0x0048] | |--------------------------------------|-------|--------|-------|---------------|--------------------------------------------------------------------------------| | Bits | Field | Access | Reset | t Description | | | 31:0 | - | R/W | 0 | - | neral-purpose register by software and retains UPM, STANDBY, and BACKUP modes. | Maxim Integrated Page 72 of 347 Table 3-59: Low-Power General Purpose Register 1 | Low-Pow | Low-Power General Purpose Register 1 | | | PWRSEQ_GP1 | [0x004C] | |---------|--------------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | - | R/W | 0 | General Purpose Field | | | | | | | This register can be used as a general-purpose register by software and retains the contents during <i>SLEEP</i> , <i>LPM</i> , <i>UPM</i> , <i>STANDBY</i> , and <i>BACKUP</i> modes. | | ## 3.11 Trim System Initialization Registers (TRIMSIR) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Note: The TRIMSIR registers are reset only on a POR. System reset, soft reset, and peripheral reset do not affect the TRIMSIR register values. Table 3-60: Trim System Initialization Register Summary | Offset | Register Name | Access | Description | | |----------|---------------|--------|------------------------------------------------|--| | [0x0008] | TRIMSIR_RTC | R/W | RTC Trim System Initialization Register | | | [0x0034] | TRIMSIR_SIMO | R/W | System Initialization Register | | | [0x003C] | TRIMSIR_IPOLO | R/W | System initialization Function Status Register | | | [0x0040] | TRIMSIR_CTRL | R/W | Control Trim System Initialization Register | | | [0x0044] | TRIMSIR_INRO | R/W | INRO Trim System Initialization Register | | #### 3.11.1 Trim System Initialization Register Details Table 3-61: RTC Trim System Initialization Register | RTC Trim | RTC Trim System Initialization | | | TRIMSIR_RTC | [8000x0] | |----------|--------------------------------|--------|-------|-------------------------------------------------------------------------------------------------------|--------------| | Bits | Name | Access | Reset | Description | | | 31 | lock | RO | 0 | If this field is set to 1, this register is read-only a TRIMSIR_RTC.x2trim fields cannot be modified. | <del>_</del> | | 30:26 | - | RO | 0 | Reserved | | | 25:21 | x2trim | R/W* | 0 | RTC X2 Trim The X2 trim setting for the RTC. Note: If TRIMSIR_RTC.lock is set to 1, this field is | s read-only. | | 20:16 | x1trim | R/W* | 0 | RTC X1 Trim The X1 trim setting for the RTC. Note: If TRIMSIR_RTC.lock is set to 1, this field is | s read-only. | | 15:0 | = | RO | 0 | Reserved | | Table 3-62: SIMO Trim System Initialization Register | SIMO System Initialization | | | | TRIMSIR_SIMO [0x0034] | | |----------------------------|------|--------|-------|-----------------------|--| | Bits | Name | Access | Reset | Description | | | 31:3 | - | RO | 0 | Reserved | | Maxim Integrated Page 73 of 347 | SIMO Sys | SIMO System Initialization | | | TRIMSIR_SIMO | [0x0034] | |----------|----------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | Bits | Name | Access | Reset | Description | | | 2:0 | simoclk_div | R/W | 1 | SIMO Clock Divide This field selects the SIMO clock diviso 0: \frac{INRO}{1} 1: \frac{INRO}{16} 2: \frac{INRO}{1} 3: \frac{INRO}{32} 4: \frac{INRO}{64} 6: \frac{INRO}{1} 7: \frac{INRO}{128} | r. The SIMO uses the INRO as its input clock. | ### Table 3-63: IPO Low Trim System Initialization Register | IPO Trim Low System Initialization | | | | TRIMSIR_IPOLO | [0x003C] | |------------------------------------|-------------|--------|-------|-------------------------------------------------------------|-------------| | Bits | Name | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved | | | 7:0 | ipo_limitlo | RO | | IPO Low Trim Limit This field contains the low trim limit f | or the IPO. | ### Table 3-64: Control Trim System Initialization Register | Control Sy | Control System Initialization | | | TRIMSIR_CTRL | [0x0040] | | |------------|-------------------------------|--------|--------------------|----------------------------------------------------------------------------------------|----------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:29 | trim8kz | R/W | See<br>Description | INRO Clock Trim for 8KHz This field contains the trim for the INF | RO when set to 8KHz. | | | 28:26 | - | RO | 0 | Reserved | | | | 25:24 | inro_sel | R/W | 2 | INRO Clock Select Selects the INRO frequency. | | | | | | | | 0: 8KHz<br>1: 16KHz<br>2: 30KHz (Power-On Reset default)<br>3: Reserved for Future Use | | | | 23:15 | ipo_limithi | R/W | 0x1FF | IPO High Trim Limit This field contains the high limit for the IPO. | | | | 14:8 | vdda_limithi | R/W | 0x78 | V <sub>DDA</sub> <b>High Trim Limit</b><br>High trim limit for V <sub>DDA</sub> . | | | | 7 | - | RO | 0 | Reserved | | | | 6:0 | vdda_limitlo | R/W | 0x64 | V <sub>DDA</sub> Low Trim Limit<br>Low trim limit for V <sub>DDA</sub> | | | ## Table 3-65: INRO Trim System Initialization Register | INRO System Initialization | | | | TRIMSIR_INRO [0x0044] | | |----------------------------|------|--------|-------|-----------------------|--| | Bits | Name | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved | | Maxim Integrated Page 74 of 347 | INRO System Initialization | | | | TRIMSIR_INRO | [0x0044] | |----------------------------|----------|--------|-------|---------------------------------------------------------------------------------------------|--------------------| | Bits | Name | Access | Reset | Description | | | 7:6 | lpclksel | R/W | 2 | INRO Low-Power Mode Clock Select Selects the INRO clock frequency for <i>LPM</i> operation. | | | | | | | 0: 8KHz<br>1: 16KHz<br>2: 30KHz (POR default)<br>3: Reserved for Future Use | | | 5:3 | trim30k | R/W | 0 | INRO 30KHz Trim This field contains the trim for INRO w | vhen set to 30KHz. | | 2:0 | trim16k | R/W | 0 | INRO 16KHz Trim This field contains the trim for INRO v | vhen set to 16KHz. | ## 3.12 Global Control Registers (GCR) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Note: The General Control Registers are only reset on a System Reset or Power-On Reset. A Soft Reset or Peripheral Reset does not affect these registers. Table 3-66: Global Control Register Summary | Offset | Register | Description | |----------|-----------------|----------------------------------------------------| | [0x0000] | GCR_SYSCTRL | System Control Register | | [0x0004] | GCR_RSTO | Reset Register 0 | | [0x0008] | GCR_CLKCTRL | Clock Control Register | | [0x000C] | GCR_PM | Power Management Register | | [0x0018] | GCR_PCLKDIV | Peripheral Clocks Divisor | | [0x0024] | GCR_PCLKDISO | Peripheral Clocks Disable 0 | | [0x0028] | GCR_MEMCTRL | Memory Clock Control | | [0x002C] | GCR_MEMZ | Memory Zeroize Register | | [0x0040] | GCR_SYSST | System Status Flags | | [0x0044] | GCR_RST1 | Reset Register 1 | | [0x0048] | GCR_PCLKDIS1 | Peripheral Clocks Disable 1 | | [0x004C] | GCR_EVENTEN | Event Enable Register | | [0x0050] | GCR_REVISION | Revision Register | | [0x0054] | GCR_SYSIE | System Status Interrupt Enable | | [0x0064] | GCR_ECCERR | Error Correction Coding Error Register | | [0x0068] | GCR_ECCCED | Error Correction Coding Correctable Error Detected | | [0x006C] | GCR_ECCIE | Error Correction Coding Interrupt Enable Register | | [0x0070] | GCR_ECCADDR | Error Correction Coding Error Address Register | | [0x0074] | GCR_BTLELDOCTRL | BTLE LDO Control Register | | [0x0078] | GCR_BTLELDODLY | BTLE LDO Delay Count Register | | [0x0080] | GCR_GPR | General Purpose Register 0 | Maxim Integrated Page 75 of 347 # 3.12.1 Global Control Register Details (GCR) Table 3-67: System Control Register | System Control | | GCR_SYSCTRL | [0x0000] | | | | |----------------|------------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:18 | - | RO | 0 | Reserved | | | | 17:16 | ovr | R/W | 0b10 | Operating Voltage Range Set this field to match the $V_{CORE}$ voltage to enable the on-chip RAM to operate at the optimal timing range. 0b00: $0.9V \pm 10\%$ 0b01: $1.0V \pm 10\%$ 0b10: $1.1V \pm 10\%$ 0b11: Reserved for Future Use | | | | 15 | chkres | R | 0 | ROM Checksum Calculation Pass This is the result after setting bit | • | | | | | | | This bit is only valid after the RON is cleared. | VI checksum is complete and GCR_SYSCTRL.cchk | | | | | | | 0: Pass<br>1: Fail | | | | 14 | sw_dis | R/W | 0 | Serial Wire Debug Disable This bit is used to disable the serial wire debug interface. | | | | | | | | 0: SWD disabled.<br>1: SWD enabled. | | | | | | | | | the flash is not factory locked or if the e GCR_SYSCTRL.rom_done bit is 1. | | | 13 | cchk | R/W | 0 | | ROM checksum calculation is complete, and the CTRL.chkres. Writing a 0 has no effect. | | | | | | | 0: No operation. 1: Start ROM checksum calcula | tion. | | | 12 | romdone | R/W | 0 | ROM Start Code Status Used to disable SWD interface du | uring system initialization procedure. | | | | | | | 0: ROM start code not complet<br>1: ROM start code not complet | | | | | | | | Note: If the flash is factory locked this bit cannot be cleared by softw | l, software can only set this bit. Subsequently,<br>ware. | | | 11:7 | - | RO | 0 | Reserved | | | | 6 | icc0_flush | R/W | 0 | ICCO Cache Flush Write 1 to flush the code cache and the instruction buffer for the M4. This bit is automatically cleared to 0 when the flush is complete. Writing 0 has no effect and does not stop a cache flush in progress. | | | | | | | | 0: ICC0 flush complete. 1: Flush the contents of the ICC0 cache. | | | | 5 | - | RO | 0 | Reserved | | | Maxim Integrated Page 76 of 347 | System Co | System Control | | | GCR_SYSCTRL [0x0000] | | |-----------|-----------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Bits | Field | Access | Reset | Description | | | 4 | flash_page_flip | R/* | 0 | Flash Page Flip Flag Flips the bottom and top halves of Flash memory. This bit is controlled by hardware. | | | | | | | Note: Software should not change the state of this bit during normal operation. Any change to this bit flushes all caches. | | | | | | | 0: Physical layout matches logic<br>1: Top and Bottom halves flippe | , | | 3:1 | - | RO | 0b001 | Reserved | | | 0 | bstapen | R/W | * | Boundary Scan Tap Enable This field's reset value matches G | CR_SYSST.icelock. Do not modify this field. | #### Table 3-68: Reset Register 0 | Reset 0 | | | | GCR_RST0 | [0x0004] | | | |---------|--------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31 | sys | R/W | 0 | System Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See System Reset for additional information. | | | | | 30 | periph | R/W | 0 | Note: Watchdog timers, GPIO ports, th | Peripheral Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. Note: Watchdog timers, GPIO ports, the AoD, RAM retention and the GCR are unaffected. See Peripheral Reset for additional information. | | | | 29 | soft | R/W | 0 | | Soft Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. See Soft Reset for additional information. | | | | 28 | uart2 | R/W | 0 | UART2 Reset Write 1 to reset. This field is cleared b | JART2 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | 27 | - | R/W | 0 | Reserved | | | | | 26 | adc | R/W | 0 | ADC Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | | 25 | - | RO | 0 | Reserved<br>Do not modify | | | | | 24 | trng | R/W | 0 | TRNG Reset Write 1 to reset. This field is cleared by | y hardware when the reset is complete. | | | | 23:19 | - | RO | 0 | Reserved | | | | | 18 | btle | R/W | 0 | Bluetooth Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 17 | rtc | R/W | 0 | RTC Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | | 16 | i2c0 | R/W | 0 | I2C0 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | | 15:14 | - | RO | 0 | Reserved | | | | | 13 | spi1 | R/W | 0 | SPI1 Reset Write 1 to reset. This field is cleared by | y hardware when the reset is complete. | | | Maxim Integrated Page 77 of 347 | Reset 0 | | | | GCR_RST0 [0x0004] | | | | |---------|-------|--------|-------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 12 | uart1 | R/W | 0 | Write 1 to reset. This field is cleared b | UART1 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | 11 | uart0 | R/W | 0 | UARTO Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 10:9 | - | RO | 0 | Reserved | | | | | 8 | tmr3 | R/W | 0 | TMR3 Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 7 | tmr2 | R/W | 0 | TMR2 Reset Write 1 to reset. This field is cleared b | TMR2 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | 6 | tmr1 | R/W | 0 | TMR1 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | | 5 | tmr0 | R/W | 0 | TMR0 Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 4 | - | RO | - | Reserved<br>Do not modify | | | | | 3 | gpio1 | R/W | 0 | GPIO1 Reset Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 2 | gpio0 | R/W | 0 | GPIO0 Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | | 1 | wdt0 | R/W | 0 | Watchdog Timer 0 Reset Write 1 to reset. This field is cleared by hardware when the reset is complete. | | | | | 0 | dma | R/W | 0 | DMA Access Block Reset<br>Write 1 to reset. This field is cleared b | y hardware when the reset is complete. | | | ### Table 3-69: Clock Control Register | Clock Cor | ntrol | | | GCR_CLKCTRL | [0x0008] | | |-----------|-----------|--------|-------|------------------------------------------------------------------------------------------------------------|--------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:30 | - | RO | 0b10 | Reserved | | | | 29 | inro_rdy | RO | 0 | 8kHz Internal Nano-Ring Oscillator (INRO) Ready Status 0: Not ready or not enabled. 1: Oscillator ready. | | | | 28 | ibro_rdy | RO | 0 | 7.3728MHz Internal Baud Rate Oscillator (IBRO) Ready Status 0: Not ready. 1: Oscillator ready. | | | | 27 | ipo_rdy | RO | 0 | 100MHz Internal Primary Oscillator ( 0: Not ready or not enabled. 1: Oscillator ready. | (IPO) Ready Status | | | 26 | iso_rdy | RO | 0 | 60MHz Internal Secondary Oscillator (ISO) Ready Status 0: Not ready or not enabled. 1: Oscillator ready. | | | | 25 | ertco_rdy | RO | 0 | 32.768kHz External RTC Oscillator (E<br>0: Not ready or not enabled.<br>1: Oscillator ready. | RTCO) Ready Status | | Maxim Integrated Page 78 of 347 | Clock Cor | ntrol | | | GCR_CLKCTRL [0x0008] | | | |-----------|------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | 24 | erfo_rdy | RO | 0 | 32MHz External RF Oscillator (ERFO) Ready 0: Not ready or not enabled. 1: Oscillator ready. | | | | 23:22 | - | RO | 0 | Reserved | | | | 21 | ibro_vs | R/W | 0 | IBRO Voltage Select Set this field to 0 to use V <sub>COREA</sub> as the IBRO. Setting this field to 1 uses a dedicated 1V regulated supply for the IBRO. 0: V <sub>CORE</sub> selected as the IBRO supply 1: IBRO supplied using a 1V regulated supply. | | | | 20 | ibro_en | RO | 1 | 7.3728MHz IBRO Enable The IBRO is always enabled. 1: Enabled and ready when GCR_CLKCTRL.ibro_rdy = 1. | | | | 19 | ipo_en | R/W | 0 | 1. Enabled and ready when GCA_CERCTRE.ibro_rdy = 1. 100MHz IPO Enable 0: Disabled 1: Enabled and ready when GCR_CERCTRE.ipo_rdy = 1. | | | | 18 | iso_en | R/W | 1 | 60MHz ISO Enable 0: Disabled 1: Enabled and ready when GCR_CLKCTRL.iso_rdy = 1 | | | | 17 | ertco_en | R/W | 0 | 32.768kHz ERTCO Enable 0: Disabled 1: Enabled and ready when GCR_CLKCTRL.ertco_rdy = 1. | | | | 16 | erfo_en | R/W | 0 | 32MHz ERFO Enable 0: Disabled 1: Enabled and ready when GCR_CLKCTRL.erfo_rdy = 1. | | | | 15:14 | - | RO | 0 | Reserved | | | | 13 | sysclk_rdy | RO | 0 | SYS_OSC Select Ready When SYS_OSC is changed by modifying GCR_CLKCTRL.sysclk_sel, there is a delay until the switchover is complete. This bit is cleared until the switchover is complete. 0: Switch to new clock source not yet complete. 1: SYS_OSC is clock source selected in GCR_CLKCTRL.sysclk_sel. | | | | 12 | - | RO | 0 | Reserved | | | | 11:9 | sysclk_sel | R/W | 0 | System Oscillator Source Select Selects the system oscillator (SYS_OSC) source used to generate the system clock (SYS_CLK). Modifying this field immediately clears GCR_CLKCTRL.sysclk_rdy. 0: ISO 1: Reserved 2: ERFO 3: INRO 4: IPO 5: IBRO 6: ERTCO 7: External Clock, EXT_CLK, P0.3, AF1 | | | | 8:6 | sysclk_div | R/W | 0 | System Oscillator Prescaler Sets the divider for generating SYS_CLK from the selected SYS_OSC as shown in the following equation: $SYS\_CLK = \frac{SYS\_CLK}{2sysclk\_div}$ | | | | | | | | Note: Valid values are from 0 to 7 for sysclk_div. | | | Maxim Integrated Page 79 of 347 | Clock Control | | | | | GCR_CLKCTRL | [0x0008] | |---------------|-------|--------|------|----|-------------|----------| | Bits | Field | Access | Rese | et | Description | | | 5:0 | - | RO | 4 | | Reserved | | Table 3-70: Power Management Register | Power M | anagement | | | GCR_PM | 0x000C | | |---------|------------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:21 | - | RO | 0 | Reserved | | | | 20 | erfo_bp | R/W | 0 | ERFO Bypass This bit is set to 0 on a POR is not affected by other forms of reset. Set this field to 1 to use a square wave input as the clock source for the ERFO driving the HFXIN pin. | | | | | | | | O: Clock source is the crystal oscillator, driving the crystal connected between HFXIN and HFXOUT pins. 1: Clock source is a square wave driven into the HFXIN pin. | | | | 19:18 | - | RO | 0 | Reserved | | | | 17 | ibro_pd | R/W | 1 | IBRO Power Down Set this field to 1 to power down the I | BRO during <i>LPM</i> and <i>UPM</i> . | | | | | | | 0: IBRO enabled during LPM and UP.<br>1: IBRO powered down during LPM a | | | | 16 | ipo_pd | R/W | 1 | IPO Power Down Set this field to 1 to power down the I | PO during <i>LPM</i> . | | | | | | | 0: IPO enabled during <i>LPM.</i> 1: IPO powered down during <i>LPM.</i> | | | | 15 | iso_pd | R/W | 1 | ISO Power Down This bit selects the power state in <i>LPM</i> for the ISO oscillator. | | | | | | | | 0: IPO enabled during <i>LPM</i> . 1: IPO powered down in <i>LPM</i> . | | | | 14:10 | - | DNM | 0b11100 | Reserved, Do Not Modify | | | | 9 | aincomp_we | R/W | 0 | Analog Input Comparator Wakeup En<br>This bit enables the Analog Input Com<br>LPM, UPM, STANDBY, or BACKUP. | <b>able</b> parator IRQ to wake the device from <i>SLEEP</i> , | | | 8 | - | RO | 0 | Reserved | | | | 7 | wut_we | R/W | 0 | Wakeup Time Enable Set this field to 1 to enable the wakeu wakes the device from SLEEP, LPM, or | p timer as a wakeup source. The wakeup timer BACKUP. | | | | | | | 0: Disabled<br>1: Enabled | | | | 6 | - | RO | 0 | Reserved | | | | 5 | rtc_we | R/W | 0 | RTC Alarm Wakeup Enable Set this field to 1 to enable an RTC alarm to wake the device. The RTC alarm wakes the device from SLEEP, DEEPSLEEP, or BACKUP. | | | | | | | | 0: Disabled<br>1: Enabled | | | | 4 | gpio_we | R/W | 0 | GPIO Wakeup Enable Set this field to 1 to enable all GPIO pi configured for wakeup wakes the devi | ns as potential wakeup sources. Any GPIO ce from <i>SLEEP , LPM,</i> or <i>BACKUP</i> . | | | | | | | 0: Disabled<br>1: Enabled | | | Maxim Integrated Page 80 of 347 | Power Management | | | | GCR_PM | 0x000C | |------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Bits | Field | Access | Reset | Description | | | 3:0 | mode | R/W | 0 | Operating Mode This field controls the operating state 0b0000: ACTIVE 0b0001: SLEEP 0b0010: STANDBY 0b0100: BACKUP 0b1000: LPM (CM4 deepsleep) 0b1001: UPM 0b1010: PDM | of the device. | Table 3-71: Peripheral Clock Divisor Register | Peripheral Clocks Divisor | | | | GCR_PCLKDIV | [0x0018] | | |---------------------------|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--| | Bits | Field | Access | Reset | et Description | | | | 31:14 | - | RO | - | Reserved | | | | 13:10 | adcfrq | R/W | 0 | ADC Peripheral Clock Frequency Configures the frequency of the A 0: Reserved 1: Reserved $2-15$ : $f_{adc\_CLK} = \frac{f_{PCLK}}{adcf}$ | ADC peripheral clock from the PCLK. | | | 9:0 | - | RO | - | Reserved | | | Table 3-72: Peripheral Clock Disable Register 0 | Peripheral Clocks Disable 0 | | | GCR_PCLKDIS0 [0x0024] | | | |-----------------------------|-------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:30 | - | RO | 1 | Reserved | | | 29 | pt | R/W | 1 | Pulse Train Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | 0: Enabled<br>1: Disabled | | | 28 | i2c1 | R/W | 1 | <b>I2C1 Clock Disable</b> Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | 0: Enabled<br>1: Disabled | | | 27:24 | - | RO | 1 | Reserved | | | 23 | adc | R/W | 1 | 9 | ality while also saving power. Reads and writes to<br>Peripheral register states are retained. | | | | | | 0: Enabled<br>1: Disabled | | | 22:19 | - | RO | 1 | Reserved | | | 18 | tmr3 | R/W | 1 | TMR3 Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. 0: Enabled 1: Disabled | | Maxim Integrated Page 81 of 347 | Periphera | al Clocks Disable 0 | | | GCR_PCLKDISO [0x0024] | | | |-----------|---------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | 17 | tmr2 | R/W | 1 | TMR2 Clock Disable Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled<br>1: Disabled | | | | 16 | tmr1 | R/W | 1 | <b>TMR1 Clock Disable</b> Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled 1: Disabled | | | | 15 | tmr0 | R/W | 1 | TMRO Clock Disable Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled 1: Disabled | | | | 14 | - | RO | 1 | Reserved | | | | 13 | i2c0 | R/W | 1 | I2CO Clock Disable Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled 1: Disabled | | | | 12:11 | - | RO | 1 | Reserved | | | | 10 | uart1 | R/W | 1 | UART1 Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled<br>1: Disabled | | | | 9 | uart0 | R/W | 1 | UARTO Clock Disable Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled<br>1: Disabled | | | | 8 | - | RO | 1 | Reserved | | | | 6 | spi1 | R/W | 1 | SPI1 Clock Disable Disabling a clock disables functionality while also saving power. Reads peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled 1: Disabled | | | | 5 | dma | R/W | 1 | DMA Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled 1: Disabled | | | | 4:2 | - | RO | 1 | Reserved | | | | 1 | gpio1 | R/W | 1 | GPIO1 Port and Pad Logic Clock Disable Disabling a clock disables functionality while also saving power. Reads and writes to peripheral registers are disabled. Peripheral register states are retained. | | | | | | | | 0: Enabled<br>1: Disabled | | | Maxim Integrated Page 82 of 347 | Peripheral Clocks Disable 0 | | | | GCR_PCLKDIS0 | [0x0024] | |-----------------------------|-------|--------|-------|--------------|----------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 0 | gpio0 | R/W | 1 | | isable<br>ality while also saving power. Reads and writes to<br>Peripheral register states are retained. | | | | | | 1: Disabled | | Table 3-73: Memory Clock Control Register | Memory | Memory Clock Control | | | GCR_MEMCTRL [0x0028] | | |--------|----------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:17 | ı | RO | 0 | Reserved | | | 16 | sysram0ecc | R/W | 0 | Sysram0 ECC Enable Set this field to 1 to enable ECC for sysram0. | | | | | | | 0: sysram0 active, ECC disabled.<br>1: sysram0 active, ECC enabled. | | | 15:3 | - | RO | 0 | Reserved Do not modify | | | 2:0 | fws | R/W | 5 | Program Flash Wait States Number of wait-state cycles per Flash code read access. 0: Invalid 1 – 7: Number of Flash code access wait states Note: For the IPO and ISO clocks the minimum wait state is 2. Note: For all other clock sources the minimum wait state is 1. | | Table 3-74: Memory Zeroize Control Register | Memory | Zeroize | | | GCR_MEMZ [0x002C] | | |--------|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:7 | - | RO | - | Reserved | | | 6 | icc1 | R/W10 | 0 | ICC1 Zeroization Write 1 to initiate the operation. This field is automatically cleared by hardware on completion. | | | | | | | 0: Operation complete 1: Operation in progress | | | 5 | icc0 | R/W10 | 0 | ICCO Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | | 4 | sysram0ecc | R/W10 | 0 | sysram0 ECC Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | | 3 | ram3 | R/W10 | 0 | sysram3 Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | Maxim Integrated Page 83 of 347 | Memory | Memory Zeroize | | | GCR_MEMZ | [0x002C] | |--------|----------------|--------|-------|--------------------------------------------------------------------|----------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 2 | ram2 | R/W10 | 0 | sysram2 Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | | 1 | ram1 | R/W1C | 0 | sysram1 Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | | 0 | ram0 | R/W1C | 0 | sysram0 Zeroization Write 1 to initiate the operation. completion. | This field is automatically cleared by hardware on | | | | | | 0: Operation complete 1: Operation in progress | | ## Table 3-75: System Status Flag Register | System | System Status Flag | | | GCR_SYSST | [0x0040] | |--------|--------------------|--------|------|---------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Rese | t Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | icelock | R | 0 | Arm ICE Lock Status Flag 0: Arm ICE is unlocked (enabled). 1: Arm ICE is locked (disabled). | | ## Table 3-76: Reset Register 1 | Reset 1 | | | | GCR_RST1 | [0x0044] | |---------|-------|--------|-------|------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31 | cpu1 | RO | 0 | CPU1 (RV32) Reset | | | | | | | Write 1 to initiate the reset operation. | • | | | | | | 0: Operation complete. | | | | | | | 1: Operation in progress. | | | 30:26 | - | RO | 0 | Reserved | | | 25 | simo | R/W | 0 | Single Inductor Multiple Output Block | c Reset | | | | | | Write 1 to initiate the reset operation | | | | | | | 0: Operation complete. | | | | | | | 1: Operation in progress. | | | 24 | dvs | R/W | 0 | Dynamic Voltage Scaling Controller R | eset | | | | | | Write 1 to initiate the operation. | | | | | | | 0: Operation complete. | | | | | | | 1: Operation in progress. | | | 23:21 | - | RO | 0 | Reserved | | | 20 | i2c2 | R/W | 0 | I <sup>2</sup> C2 Reset | | | | | | | Write 1 to initiate the operation. | | | | | | | 0: Operation complete. | | | | | | | 1: Operation in progress. | | Maxim Integrated Page 84 of 347 | Reset 1 | | | | GCR_RST1 | [0x0044] | |---------|-------|--------|-------|---------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 19 | i2s | R/W | 0 | Audio Interface Reset Write 1 to initiate the operation. 0: Operation complete. | | | | | | | 1: Operation in progress. | | | 18:17 | - | RO | 0 | Reserved | | | 16 | smphr | R/W | 0 | Semaphore Block Reset Write 1 to initiate the operation. | | | | | ı | | 0: Operation complete. 1: Operation in progress. | | | 15:12 | - | RO | - | Reserved | | | 11 | spi0 | R/W | 0 | SPIO AHB Reset Write 1 to initiate the operation. | | | | | | | 0: Operation complete. 1: Operation in progress. | | | 10 | aes | R/W | 0 | AES Block Reset Write 1 to initiate the operation. | | | | | | | 0: Operation complete. 1: Operation in progress. | | | 9 | crc | R/W | 0 | CRC Reset Write 1 to initiate the operation. | | | | | | | 0: Operation complete. 1: Operation in progress. | | | 8 | - | RO | 0 | Reserved | | | 7 | owm | R/W | 0 | One-Wire Reset Write 1 to initiate the operation. | | | | | | | 0: Operation complete. 1: Operation in progress. | | | 6:2 | - | RO | 0 | Reserved | | | 1 | pt | R/W | 0 | Pulse Train Reset Write 1 to initiate the operation. | | | | | | | 0: Operation complete. 1: Operation in progress. | | | 0 | i2c1 | R/W | 0 | I <sup>2</sup> C1 Reset<br>Write 1 to initiate the operation. | | | | | | | <ul><li>0: Operation complete.</li><li>1: Operation in progress.</li></ul> | | Table 3-77: Peripheral Clock Disable Register 1 | Peripheral Clock Disable 1 | | | | GCR_PCLKDIS1 | [0x0048] | |----------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31 | cpu1 | R/W | 1 | CPU1 Clock Disable Disabling the clock disables functions states are retained but read and write 0: Enabled 1: Disabled | ality while also saving power. Associated register te access is blocked. | | 30:28 | - | RO | 1 | Reserved | | Maxim Integrated Page 85 of 347 | Periphera | l Clock Disable 1 | | | GCR_PCLKDIS1 | [0x0048] | | |-----------|-------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 27 | wdt0 | R/W | 1 | Watchdog Timer 0 Disable Disabling the clock disables functionality while also saving power. Associated register states are retained but read and write access is blocked. | | | | | | | | 0: Enabled<br>1: Disabled | | | | 26:25 | - | RO | 1 | Reserved | | | | 24 | i2c2 | R/W | 1 | states are retained but read and writ 0: Enabled | ality while also saving power. Associated register te access is blocked. | | | | | | | 1: Disabled | | | | 23 | i2s0 | R/W | 1 | I <sup>2</sup> S Audio Interface Clock Disable Disabling the clock disables functionality while also saving power. Associated register states are retained but read and write access is blocked. 0: Enabled 1: Disabled | | | | 22:17 | - | RO | 1 | Reserved | | | | 16 | spi0 | R/W | 1 | SPIO Clock Disable Disabling the clock disables functions states are retained but read and write | ality while also saving power. Associated register te access is blocked. | | | | | | | 0: Enabled.<br>1: Disabled. | | | | 15 | aes | R/W | 1 | AES Block Clock Disable Disabling the clock disables functions states are retained but read and write | ality while also saving power. Associated register te access is blocked. | | | | | | | 0: Enabled<br>1: Disabled | | | | 14 | crc | R/W | 1 | CRC Clock Disable Disabling the clock disables functions states are retained but read and write | ality while also saving power. Associated register te access is blocked. | | | | | | | 0: Enabled<br>1: Disabled | | | | 13 | owm | R/W | 1 | One-Wire Clock Disable Disabling the clock disables functions states are retained but read and write | ality while also saving power. Associated register te access is blocked. | | | | | | | 0: Enabled<br>1: Disabled | | | | 12:10 | - | RO | 1 | Reserved | | | | 9 | smphr | R/W | 1 | Semaphore Block Clock Disable Disabling the clock disables functions states are retained but read and writ | ality while also saving power. Associated register te access is blocked. | | | | | | | 0: Enabled<br>1: Disabled | | | | 8:3 | - | RO | 1 | Reserved | | | | | | | | | | | Maxim Integrated Page 86 of 347 | Periphera | Peripheral Clock Disable 1 | | | GCR_PCLKDIS1 | [0x0048] | |-----------|----------------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 2 | trng | R/W | 1 | TRNG Clock Disable Disabling the clock disables functions states are retained but read and write 0: Enabled 1: Disabled | ality while also saving power. Associated register te access is blocked. | | 1 | uart2 | R/W | 1 | 1: Disabled UART2 Clock Disable Disabling the clock disables functionality while also saving power. Associated register states are retained but read and write access is blocked. 0: Enabled 1: Disabled | | | 0 | btle | R/W | 1 | Bluetooth Clock Disable Disabling the clock disables functions states are retained but read and write 0: Enabled 1: Disabled | ality while also saving power. Associated register<br>te access is blocked. | #### Table 3-78: Event Enable Register | Event Enable | | | | GCR_EVENTEN | [0x004C] | |--------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:3 | - | RO | 0 | Reserved | | | 2 | tx | R/W | 0 | CPU0 (CM4) TXEV Event Enable When this bit is set, the TXEV event wakes the CM4 from a low-power mode entered with a WFE instruction. 0: Disabled 1: Enabled | | | 1 | - | RO | 0 | Reserved | | | 0 | dma | R/W | 0 | CPU0 (CM4) DMA CTZ Wakeup Enable Enables a DMA CTZ event to generate power mode entered with a WFE instr 0: Disabled 1: Enabled | an RXEV interrupt to wake the CM4 from a low- | ### Table 3-79: Revision Register | Revision | Revision | | | GCR_REVISION | [0x0050] | |----------|----------|--------|-------|--------------------------------------------------------------------------------------|---------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15:0 | revision | R | * | <b>Device Revision</b> Returns the chip revision ID as packed device is revision A1. | d BCD. For example, 0xA1 would indicate the | ### Table 3-80: System Status Interrupt Enable Register | System St | System Status Interrupt Enable | | | GCR_SYSIE | [0x0054] | |-----------|--------------------------------|--------|-------|-------------|----------| | Bits | Field | Access | Reset | Description | | | 31:1 | - | RO | - | Reserved | | Maxim Integrated Page 87 of 347 | System Status Interrupt Enable | | | | GCR_SYSIE | [0x0054] | |--------------------------------|-----------|--------|-------|---------------------------------------------------------------------------|------------------------------------------| | Bits | Field | Access | Reset | Description | | | 0 | iceunlock | R/W | 0 | Arm ICE Unlocked Interrupt Enable Set this field to generate an interrupt | t if the GCR_SYSST.icelock field is set. | | | | | | 0: Disabled 1: Enabled | | ### Table 3-81: Error Correction Coding Error Register | ECC Error | ECC Error | | | GCR_ECCERR [0x0064] | | | |-----------|-----------|--------|-------|--------------------------------------------------------------------------------|-------------------------------------------|--| | Bits | Field | Access | Reset | set Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | ram0 | R/W1C | 0 | sysram0 ECC Error This flag is set if an ECC error occurs 0: No error 1: Error | in sysram0. Write to 1 to clear the flag. | | ## Table 3-82: Error Correction Coding Correctable Error Detected Register | ECC Correctable Error Detected | | | | GCR_ECCCED [0x0068] | | |--------------------------------|-------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | ram0 | R/W1C | 0 | when this bit is set it indicates that the block. Write to 1 to clear the flag. O: No error or uncorrectable error 1: Correctable error detected. | here is a single correctable error in the sysram0 | #### Table 3-83: Error Correction Coding Interrupt Enable Register | ECC Interrupt Enable | | | | GCR_ECCIE | [0x006C] | | |----------------------|-------|--------|-------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | et Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | ram0 | R/W | 0 | 1 - | sysram0 ECC Error Interrupt Enable Set this field to 1 to generate an interrupt if an ECC error condition occurs for sysram0. | | | | | | | 0: Disabled<br>1: Enabled | | | ### Table 3-84: Error Correction Coding Error Address Register | ECC Error Address | | | | GCR_ECCADDR | [0x0070] | | |-------------------|-----------|--------|-------|-------------------|----------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Reset Description | | | | 31 | tagramerr | R | 0 | • | reported the error. If sysram0,then this bit dress of read which produced the error. If the et as shown below: | | Maxim Integrated Page 88 of 347 | ECC Error | ECC Error Address | | | GCR_ECCADDR [0x0070] | | |-----------|-------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 30 | tagrambank | R | 0 | ECC Error Address/Tag RAM Error Bank Data depends on which block has reported the error. If sysram0, then this bit represents the bit of the AMBA address of read which produced the error. If the error is from the cache, then this bit is set as shown below: 0: Error is in tag RAM bank 0. | | | | | | | 1: Error is in tag RAM bank 1. | | | 29:16 | tagramaddr | R | 0 | ECC Error Address/Tag RAM Error Address Data depends on which block has reported the error. If sysram0, these bits represents the bits of the AMBA address of read which produced the error. If the error is from the cache, then this field is set as shown below: | | | | | | | [TAG ADDRESS]: Represents the tag RAM address. | | | 15 | dataramerr | R | 0 | ECC Error Address/Data RAM Error Address Data depends on which block has reported the error. If sysram0, then this bit represents the bit of the AMBA address of read which produced the error. If the error is from the cache, then this bit is set as shown below: | | | | | | | 0: No error.<br>1: sysram0 error. The error is in | the sysram0. | | 14 | datarambank | R | 0 | ECC Error Address/Data RAM Error Bank Data depends on which block has reported the error. If sysram0, then this bit represents the bits of the AMBA address of read which produced the error. If the error is from the cache, then this bit is set as shown below: | | | | | | | 0: Error is in data RAM bank 0.<br>1: Error is in data RAM bank 1. | | | 13:0 | dataramaddr | R | 0 | I | reported the error. This field represents the bits of produced the error. If the error is from the caches, | | | | | | [DATA ADDRESS]: Represents th | e data RAM error address | Table 3-85: Bluetooth LDO Control Register | Bluetoot | h LDO Control | | | GCR_BTLELDOCTRL | [0x0074] | |----------|-----------------|--------|-------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15 | ldotxbypenendly | R | 0 | LDOTX Bypass Enable Delay<br>Not used | | | 14 | Idorxbypenendly | R | 0 | LDORX Bypass Enable Delay<br>Not used. | | | 13 | ldorxendly | R | 0 | LDORX Enable Delay<br>Not used. | | | 12 | ldotxendly | R | 0 | LDOTX Enable Delay<br>Not used. | | | 11 | ldotxdisch | R/W | 0 | LDOTX Discharge This bit is used to discharge the LD when switching between bypass n | OOTX output using a strong pulldown. For use node and regulation mode. | | | | | | 0: No discharge<br>1: Discharge | | Maxim Integrated Page 89 of 347 | Bluetooth | Bluetooth LDO Control | | | GCR_BTLELDOCTRL [0x0074] | | | | |-----------|-----------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 10 | ldotxbyp | R/W | 0 | LDOTX Bypass Enable This bit enables the LDOTX bypass input voltage level. | This bit enables the LDOTX bypass mode and charge the LDOTX output voltage to its | | | | 9 | ldorxdisch | R/W | 0 | LDORX Discharge This bit is used to discharge the LDORX output using a strong pulldown. For use when switching between bypass mode and regulation mode. 0: No discharge | | | | | 8 | ldorxbyp | R/W | 0 | 1: Discharge LDORX Bypass Enable This bit enables the LDORX bypass its input voltage level. | mode and charges the LDORX output voltage to | | | | 7:6 | ldorxvsel | R/W | b'01 | DORX Output Voltage Setting 0b00: 0.85V 0b01: 0.90V 0b10: 1.0V 0b11: 1.1V | | | | | 5 | ldorxpulld | R/W | 1 | LDORX Pulldown This bit is used to provide a weak pulldown to the LDORX output. This bit is only valid if both GCR_BTLELDOCTRL.ldorxen and GCR_BTLELDOCTRL.ldorxbyp are set to 0. 0: Pulldown disabled. 1: Pulldown enabled. | | | | | 4 | ldorxen | R/W | 0 | LDORX Enable Enable the RX LDO and charge its of GCR_BTLELDOCTRL.Idorxvsel. 0: Disabled 1: Enabled | LDORX Enable Enable the RX LDO and charge its output voltage to the setting in GCR_BTLELDOCTRL.Idorxvsel. 0: Disabled | | | | 3:2 | ldotxvsel | R/W | b'01 | 1: Enabled LDOTX Output Voltage Setting 0b00: 0.85V 0b01: 0.9V 0b10: 1.0V 0b11: 1.1V | | | | | 1 | ldotxpulld | R/W | 1 | LDOTX Pull Down Setting this bit enables a weak pulldown on the output of the TX LDO. 0: Pulldown disabled. 1: Pulldown enabled. | | | | | 0 | ldotxen | R/W | 0 | LDOTX Enable Enable the TX LDO and charge its output voltage to the setting in GCR_BTLELDOCTRL.Idotxvsel. 0: Disabled 1: Enabled | | | | ### Table 3-86: Bluetooth LDO Delay Count Register | Bluetooth LDO Delay Count | | | | | GCR_BTLELDODLY | [0x0078] | |---------------------------|-------------|--------|-----|-----|-----------------------------------------|----------| | Bits | Field | Access | Re | set | Description | | | 31:29 | - | RO | ( | ) | Reserved | | | 28:20 | ldotxdlycnt | R/W | 0x0 | )1B | Bluetooth LDOTX Delay Count<br>Not used | | Maxim Integrated Page 90 of 347 | Bluetooth LDO Delay Count | | | | GCR_BTLELDODLY | [0x0078] | |---------------------------|-------------|--------|-------|------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 19:17 | - | RO | 0 | Reserved | | | 16:8 | ldorxdlycnt | R/W | 0x01B | Bluetooth LDORX Delay Count<br>Not used | : | | 7:0 | bypdlycnt | R/W | 0x28 | Bluetooth LDO Bypass Delay O<br>Not used | Count | Table 3-87: General Purpose Register | General P | General Purpose | | | | GCR_GPR | [0x0080] | | |-----------|-----------------|--------|-----|----|-------------------------------------------------------|----------|--| | Bits | Field | Access | Res | et | Description | | | | 31:0 | gpr | R/W | 0 | | General Purpose Register<br>General purpose register. | | | ## **3.13** Error Correction Coding (ECC) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-88: Error Correction Coding Enable Register Summary | Offset | Register Name | Access | Description | |----------|---------------|--------|--------------------------------| | [0x0000] | ECC_EN | R/W | Error Correction Coding Enable | #### 3.13.1 Error Correction Coding Enable Register Details Table 3-89: Error Correction Coding Enable Register | Error Correction Coding Enable | | | | ECC_EN | [0x0000] | |--------------------------------|------|--------|-------|-------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:9 | = | RO | 0 | Reserved | | | 8 | ram0 | R/W | 0 | sysram0 ECC Enable Set this field to 1 to enable ECC for sysram0. | | | | | | | 0: Disabled<br>1: Enabled | | | 7:0 | ı | RO | 0 | Reserved | | ## 3.14 System Initialization Registers (SIR) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-90: System Initialization Register Summary | Offset | Register Name | Access | Description | | | | |----------|---------------|--------|---------------------------------------------------------|--|--|--| | [0x0000] | SIR_STAT | RO | System Initialization Status Register | | | | | [0x0004] | SIR_ADDR | RO | System Initialization Address Error Register | | | | | [0x0100] | SIR_FSTAT | RO | System initialization Function Status Register | | | | | [0x0104] | SIR_SFSTAT | RO | System initialization Security Function Status Register | | | | Maxim Integrated Page 91 of 347 ## 3.14.1 System Initialization Register Details Table 3-91: System Initialization Status Register | System Initialization Status | | | | SIR_STAT | [0x00x0] | | | |------------------------------|--------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--| | Bits | Name | Access | Reset | eset Description | | | | | 31:2 | - | RO | 0 | Reserved | | | | | 1 | crcerr | RO | See<br>Description | Configuration Error Flag This field is set by hardware during reset if an error in the device configuration is detected. 0: Configuration valid. 1: Configuration invalid. | | | | | | | | | | | | | | | | | | Note: If this field reads 1, a device error has occ<br>Integrated technical support for additional assis<br>contained in SIR_ADDR.addr. | | | | | 0 | magic | RO | See<br>Description | Configuration Valid Flag This field is set to 1 by hardware during reset if | the device configuration is valid. | | | | | | | | Configuration invalid. Configuration valid. | | | | | | | | | Note: If this field reads 0, the device configuration occurred during system initialization. Please consupport for additional assistance. | • | | | Table 3-92: System Initialization Address Error Register | System Initialization Status | | | | SIR_ADDR | [0x0004] | | |------------------------------|---------|--------|-------|----------------------------------------------------------------------------------------------|--------------------------------------------------|--| | Bits | Name | Access | Reset | eset Description | | | | 31:0 | erraddr | RO | 0 | Configuration Error Address If the SIR_STAT.crcerr field is set to 1, configuration failure. | the value in this register is the address of the | | Table 3-93: System Initialization Function Status Register | System Initialization Function Status | | | ıs | SIR_FSTAT | [0x0100] | | |---------------------------------------|-------|--------|--------------------|----------------------------------------------------------------------------------------------------------------|-------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:10 | - | RO | 0 | Reserved | | | | 9 | btle | RO | See<br>Description | BTLE This field indicates if the device includes the BTLE. 0: Block is not available. 1: Block is available. | | | | 8 | - | RO | 0 | Reserved | | | | 7 | smphr | RO | See<br>Description | Semaphore This field indicates if the device include 0: Block is not available. 1: Block is available. | es the Semaphore. | | | 6:3 | - | RO | 0 | Reserved | | | | 2 | adc | RO | See<br>Description | ADC This field indicates if the device include 0: Block is not available. 1: Block is available. | es the ADC. | | | 1 | - | RO | 0 | Reserved | | | Maxim Integrated Page 92 of 347 | System In | System Initialization Function Status | | | SIR_FSTAT | [0x0100] | |-----------|---------------------------------------|--------|--------------------|------------------------------------------------------------------------------------------------|-------------| | Bits | Name | Access | Reset | Description | | | 0 | fpu | RO | See<br>Description | This field indicates if the device include 0: Block is not available. 1: Block is available. | es the FPU. | Table 3-94: System Initialization Security Function Status Register | System In | itialization Secu | rity Functi | on Status | SIR_SFSTAT | [0x0104] | | | |-----------|-------------------|-------------|--------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:4 | - | RO | 0 | Reserved | | | | | 3 | aes | RO | See<br>Description | AES This field indicates if the device includes the AES block. 0: Block is not available. 1: Block is available. | | | | | 2 | trng | RO | See<br>Description | TRNG This field indicates if the device include 0: Block is not available. 1: Block is available. | es the TRNG block. | | | | 1:0 | - | RO | 0 | Reserved | | | | ## 3.15 Function Control Registers (FCR) See Table 2-4 for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 3-95: Function Control Register Summary | Offset | Register | Access | Description | | | | |----------|-----------------|--------|----------------------------------|--|--|--| | [0x0000] | FCR_FCTRLO | R/W | Function Control O Register | | | | | [0x0004] | FCR_AUTOCALO | R/W | Automatic Calibration O Register | | | | | [0x0008] | FCR_AUTOCAL1 | R/W | Automatic Calibration 1 Register | | | | | [0x000C] | FCR_AUTOCAL2 | R/W | Automatic Calibration 2 Register | | | | | [0x0010] | FCR_URVBOOTADDR | R/W | RV32 Boot Address Register | | | | | [0x0014] | FCR_URVCTRL | R/W | RV32 Control Register | | | | | [0x0018] | FCR_ERFOKS | R/W | ERFO Kick Start Register | | | | ### 3.15.1 Function Control Register Details Table 3-96: Function Control O Register | Function Control 0 | | | | FCR_FCTRL0 | [0x0000] | |--------------------|--------------------|--------|-------|-------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:26 | - | RO | 0 | Reserved | | | 25 | i2c2_scl_filter_en | R/W | 0 | I <sup>2</sup> C2 SCL Glitch Filter Enable 0: Disabled 1: Enabled | | | 24 | i2c2_sda_filter_en | R/W | 0 | I <sup>2</sup> C2 SDA Glitch Filter Enable 0: Disabled 1: Enabled | | Maxim Integrated Page 93 of 347 | Function | Control 0 | | | FCR_FCTRL0 | [0x0000] | |----------|--------------------|--------|-------|-------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 23 | i2c1_scl_filter_en | R/W | 0 | I <sup>2</sup> C1 SCL Glitch Filter Enable 0: Disabled 1: Enabled | | | 22 | i2c1_sda_filter_en | R/W | 0 | I <sup>2</sup> C1 SDA Glitch Filter Enable 0: Disabled 1: Enabled | | | 21 | i2c0_scl_filter_en | R/W | 0 | I <sup>2</sup> CO SCL Glitch Filter Enable 0: Disabled 1: Enabled | | | 20 | i2c0_sda_filter_en | R/W | 0 | I <sup>2</sup> CO SDA Glitch Filter Enable 0: Disabled 1: Enabled | | | 19:0 | - | RO | 0 | Reserved | | Table 3-97: Automatic Calibration 0 Register | Automatic Calibration 0 | | | | FCR_AUTOCAL0 | [0x0004] | | |-------------------------|--------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:23 | trim | RO | 0 | IPO Automatic Trim Value Ou<br>This field contains the calculat | tput<br>ed trim output from an automatic calibration run. | | | 22:20 | - | RO | | Reserved | | | | 19:8 | gain | R/W | 0 | IPO Trim Pulse Count Load this field with the desired number of trim adjustment pulses required before the trim is updated during automatic calibration operation. The recommended value for this field is 4. | | | | 7:5 | - | RO | 0 | Reserved | | | | 4 | atomic | R/W1 | 0 | IPO Trim Atomic Start Set this bit to start an atomic automatic calibration of the IPO. The calibration will run for FCR_AUTOCAL2.runtime milliseconds. This bit is automatically cleared by hardware when the calibration is complete. | | | | 3 | invert | R/W | 0 | IPO Trim Step Invert Set this field to invert the up/down trim steps during calibration operations. 0: Trim steps are not inverted 1: Enable inverted trim steps for calibration. | | | | 2 | load | R/* | 0 | IPO Initial Trim Load Set this bit to load the initial tr This bit is cleared by hardware | rim value for the IPO from FCR_AUTOCAL1.initial. e once the load is complete. | | | 1 | en | R/W | 0 | IPO Automatic Calibration Run 0: Not running 1: Running | n | | | 0 | sel | R/W | 0 | IPO Automatic Calibration Enable Selects the trim value to use for the IPO. The reset default for this field uses the factory trim for the IPO. Setting this field to 1 uses the automatic calibration trir output stored in FCR_AUTOCALO.trim. | | | | | | | | 0: Use default trim from fact<br>1: Use automatic calibration<br>FCR_AUTOCALO.trim. | tory<br>trim value calculated and stored in | | Maxim Integrated Page 94 of 347 Table 3-98: Automatic Calibration 1 Register | Automatic Calibration 1 | | | | | FCR_AUTOCAL1 | [0x0008] | | |-------------------------|---------|--------|------|----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Rese | et | Description | | | | 31:9 | ı | RO | 0 | | Reserved | | | | 8:0 | initial | R/W | 0 | | initial trim value to use for an I | on Initial Trim im setting for the IPO. Set this field to the desired IPO automatic calibration operation. The closer alue required, the faster the automatic trim | | ### Table 3-99: Automatic Calibration 2 Register | Automati | c Calibration 2 | | | | FCR_AUTOCAL2 | [0x000C] | |----------|-----------------|--------|-----|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Res | et | Description | | | 31:21 | - | RO | 0 | ) | Reserved | | | 20:8 | div | R/W | 0 | | IPO Trim Automatic Calibration Divide Factor The target frequency of the calibration is determined by dividing the IPO frequency by 32,768 before comparing it with the ERTCO frequency. For example, to achieve a target IPO frequency of 100MHz, load this field with 0xBEB (3,051). Equation 3-2: IPO Divisor Equation $div = \frac{f_{IPO\_TARGET}}{32768}$ Note: Setting div to 0 is equivalent to setting div to 1. | | | 7:0 | runtime | R/W | 0 | Set this field to the desired number of milliseconds for the atomic calibration run time for the IPO. | | | | | | | | | Automatic Calibration l | $Run\ Time = runtime\ (milliseconds)$ | ### Table 3-100: RV32 Boot Address Register | RV32 Boot Address | | | | FCR_URVBOOTADDR | [0x0010] | | |-------------------------|---|-----|----------|-----------------|---------------------------------------------------------------------------------------|------------------------------------------------| | Bits Field Access Reset | | | t | Description | | | | 31:0 | - | R/W | 0x2001 C | | <b>RV32 Boot Address</b><br>Set this field to the boot addre register is 0x2001 C000. | ss for the RV32 core. The reset value for this | ### Table 3-101: RV32 Control Register | RV32 Boot Address | | | | FCR_URVCTRL | FCR_URVCTRL [0x0014] | | | |-------------------|----------|--------|-------|-------------|----------------------|--|--| | Bits | Field | Access | Reset | Description | Description | | | | 31:2 | - | RO | 0 | Reserved | Reserved | | | | 1 | iflushen | R/W | 0 | | | | | Maxim Integrated Page 95 of 347 | RV32 Boo | t Address | | | FCR_URVCTRL | [0x0014] | |----------|-----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 0 | memsel | R/W | 0 | RV32 cores. Set this field to 1 to se sysram2 and sysram3. 0: sysram2 and sysram3 are share cores. 1: sysram2 and sysram3 are accessive the application firmware must be sysrama. | ust ensure that no accesses are occurring in either<br>g this field to 1. See Semaphores for information | ## Table 3-102: ERFO Kick Start Register | ERFO Kick | ERFO Kick Start | | | FCR_ERFOKS [0x0018] | | | | |-----------|-----------------|--------|-------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31:14 | 1 | R/W | 0 | Reserved | | | | | 13:12 | ksclksel | R/W | 0 | Kick Start Clock Select for ERFO Set this field to the clock source to use for kick starting the ERFO. | | | | | | | | | 0: No kick start clock 1: Reserved 2: ISO 3: IPO | | | | | 11 | kserfo2x | R/W | 0 | Kick Start ERFO Double Pulse Length Setting this field to 1 enables double pulse length for the kick start pulses. | | | | | | | | | 0: Disabled<br>1: Enabled | | | | | 10:8 | kserfodriver | R/W | 0 | Kick Start ERFO Drive Strength This field controls the drive strength | th of the kick start pulses. | | | | | | | | 0: Disabled<br>1 – 7: Drive strength selection. | | | | | 7 | kserfo_en | R/W | 0 | Kick Start ERFO Enable Set this field to 1 to start the kick start of the ERFO. | | | | | | | | | 0: Disabled<br>1: Enabled | | | | | 6:0 | kserfo_cnt | R/W | 0 | Kick Start ERFO Counter Set this value to the number of kic for the ERFO. See <i>ERFO Kick Start</i> f | k start counts required to improve the start time for details. | | | Maxim Integrated Page 96 of 347 ## 4. Interrupts and Exceptions Interrupts and exceptions are managed by the Arm Cortex-M4 with FPU Nested Vector Interrupt Controller (NVIC) or the RV32 interrupt controller. The NVIC manages the interrupts, exceptions, priorities, and masking. *Table 4-1* and *Table 4-2* details the MAX32655's interrupt vector tables for the CM4 and RV32 processors respectively, and describes each exception and interrupt. ### 4.1 CM4 Interrupt and Exception Features - 8 programmable priority levels - Nested exception and interrupt support - Interrupt masking ### 4.2 CM4 Interrupt Vector Table Table 4-1 lists the interrupt and exception table for the MAX32655's CM4 core. There are 119 interrupt entries for the MAX32655, including reserved for future use interrupt place holders. Including the 15 system exceptions for the Arm Cortex-M4 with FPU, the total number of entries is 134. Table 4-1: MAX32655 CM4 Interrupt Vector Table | Exception (Interrupt) Number | Offset | Name | Description | |------------------------------|-------------------|--------------------|----------------------------------------| | 1 | [0x0004] | Reset_Handler | Reset | | 2 | [0x0008] | NMI_Handler | Non-Maskable Interrupt | | 3 | [0x000C] | HardFault_Handler | Hard Fault | | 4 | [0x0010] | MemManage_Handler | Memory Management Fault | | 5 | [0x0014] | BusFault_Handler | Bus Fault | | 6 | [0x0018] | UsageFault_Handler | Usage Fault | | 7:10 | [0x001C]-[0x0028] | - | Reserved | | 11 | [0x002C] | SVC_Handler | Supervisor Call Exception | | 12 | [0x0030] | DebugMon_Handler | Debug Monitor Exception | | 13 | [0x0034] | - | Reserved | | 14 | [0x0038] | PendSV_Handler | Request Pending for System Service | | 15 | [0x003C] | SysTick_Handler | System Tick Timer | | 16 | [0x0040] | PF_IRQHandler | Power Fail interrupt | | 17 | [0x0044] | WDT0_IRQHandler | Windowed Watchdog Timer 0 Interrupt | | 18 | [0x0048] | - | Reserved | | 19 | [0x004C] | RTC_IRQHandler | Reserved | | 20 | [0x0050] | TRNG_IRQHandler | True Random Number Generator Interrupt | | 21 | [0x0054] | TMR0_IRQHandler | Timer 0 Interrupt | | 22 | [0x0058] | TMR1_IRQHandler | Timer 1 Interrupt | | 23 | [0x005C] | TMR2_IRQHandler | Timer 2 Interrupt | | 24 | [0x0060] | TMR3_IRQHandler | Timer 3 Interrupt | | 25 | [0x0064] | LPTMR0_IRQHandler | Low-Power Timer 0 (TMR4) Interrupt | | 26 | [0x0068] | LPTMR1_IRQHandler | Low-Power Timer 1 (TMR5) Interrupt | | 27:28 | [0x006C]:[0x0070] | - | Reserved | | 29 | [0x0074] | I2C0_IRQHandler | I <sup>2</sup> C Port 0 Interrupt | | 30 | [0x0078] | UARTO_IRQHandler | UART Port 0 Interrupt | Maxim Integrated Page 97 of 347 | Exception<br>(Interrupt) Number | Offset | Name | Description | |---------------------------------|-------------------|-------------------------------|---------------------------------------------| | 31 | [0x007C] | UART1_IRQHandler | UART Port 1 Interrupt | | 32 | [0x0080] | SPI1_IRQHandler | SPI Port 1 Interrupt | | 33:35 | [0x0084]:[0x008C] | - | Reserved | | 36 | [0x90] | ADC_IRQHandler | ADC Interrupt | | 37:38 | [0x0094]:[0x0098] | - | Reserved | | 39 | [0x009C] | FLC0_IRQHandler | Flash Controller 0 Interrupt | | 40 | [0x00A0] | GPIO0_IRQHandler | GPIO Port 0 Interrupt | | 41 | [0x00A4] | GPIO1_IRQHandler | GPIO Port 1 Interrupt | | 42 | [8A00x0] | GPIO2_IRQHandler | GPIO Port 2 Interrupt | | 43 | [0x00AC] | - | Reserved | | 44 | [0x00B0] | DMA0_IRQHandler | DMA0 Interrupt | | 45 | [0x00B4] | DMA1_IRQHandler | DMA1 Interrupt | | 46 | [0x00B8] | DMA2_IRQHandler | DMA2 Interrupt | | 47 | [0x00BC] | DMA3_IRQHandler | DMA3 Interrupt | | 48:49 | [0x00C0:0x00C4] | - | Reserved | | 50 | [0x00C8] | UART2_IRQHandler | UART Port 2 Interrupt | | 51 | [0x00CC] | - | Reserved | | 52 | [0x00D0] | I2C1_IRQHandler | I <sup>2</sup> C Port 1 Interrupt | | 53:54 | [0x00D4]:[0x00D8] | - | Reserved | | 55 | [0x00DC] | BTLE_TX_DONE_IRQHandler | Bluetooth Transmitter Done Interrupt | | 56 | [0x00E0] | BTLE_RX_RCVD_IRQHandler | Bluetooth Receive Data Interrupt | | 57 | [0x00E4] | BTLE_RX_ENG_DET_IRQHandler | Bluetooth Receive Energy Detected Interrupt | | 58 | [0x00E8] | BTLE_SFD_DET_IRQHandler | BTLE SFD Detected | | 59 | [0x00EC] | BTLE_SFD_TO_IRQHandler | BTLE SFD Timeout | | 60 | [0x00F0] | BTLE_GP_EVENT_IRQHandler | BTLE Timestamp | | 61 | [0x00F4] | BTLE_CFO_IRQHandler | BTLE CFO Done | | 62 | [0x00F8] | BTLE_SIG_DET_IRQHandler | BTLE Signal Detected | | 63 | [0x00FC] | BTLE_AGC_EVENT_IRQHandler | BTLE AGC Event | | 64 | [0x0100] | BTLE_RFFE_SPIM_IRQHandler | BTLE RFFE SPIM Done | | 65 | [0x0104] | BTLE_TX_AES_IRQHandler | BTLE TX AES Done | | 66 | [0x0108] | BTLE_RX_AES_IRQHandler | BTLE RX AES Done | | 67 | [0x010C] | BTLE_INV_APB_ADDR_IRQHandler | BTLE Invalid APB Address | | 68 | [0x0110] | BTLE_IQ_DATA_VALID_IRQHandler | BTLE IQ Data Valid | | 69 | [0x0114] | WUT_IRQHandler | Wakeup Timer Interrupt | | 70 | [0x0118] | GPIOWAKE_IRQHandler | GPIO Wakeup Interrupt | | 71 | [0x011C] | - | Reserved | | 72 | [0x0120] | SPI0_IRQHandler | SPI Port 0 Interrupt | | 73 | [0x0124] | <br>LPWDT0_IRQHandler | Low-Power Watchdog Timer 0 (WDT1) Interrupt | | 74 | [0x0128] | - | Reserved | | 75 | [0x012C] | PT_IRQHandler | Pulse Train Interrupt | | 76:77 | [0x0130]:[0x0134] | - | Reserved | | 78 | [0x0138] | I2C2_IRQHandler | I <sup>2</sup> C Port 2 Interrupt | | 79 | [0x013C] | RISCV_IRQHandler | RV32 Interrupt | Maxim Integrated Page 98 of 347 | Exception (Interrupt) Number | Offset | Name | Description | |------------------------------|-------------------|--------------------|-----------------------------------------| | 80:82 | [0x0140]:[0x0148] | - | Reserved | | 83 | [0x014C] | OWM_IRQHandler | 1-Wire Master Interrupt | | 84:97 | [0x0150]:[0x0184] | - | Reserved | | 98 | [0x0188] | ECC_IRQHandler | Error Correction Coding Block Interrupt | | 99 | [0x018C] | DVS_IRQHandler | Digital Voltage Scaling Interrupt | | 100 | [0x0190] | SIMO_IRQHandler | Single Input Multiple Output Interrupt | | 101:103 | [0x0194]:[0x019C] | - | Reserved | | 104 | [0x01A0} | LPUARTO_IRQHandler | Low-Power UART 0 (UART3) Interrupt | | 105:106 | [0x01A4]:[0x01A8] | - | Reserved | | 107:112 | [0x01B0]:[0x01C0] | - | Reserved | | 113 | [0x01C4] | AES_IRQHandler | AES Interrupt | | 114 | [0x01C8] | - | Reserved | | 115 | [0x01CC] | I2S_IRQHandler | I2S Interrupt | | 116:118 | [0x01D0]:[0x01D8] | - | Reserved | | 119 | [0x01DC] | LPCMP_IRQHandler | Low-Power Comparator Interrupt | ## 4.3 RV32 Interrupt Vector Table *Table 4-2* lists the interrupt and exception table for the MAX32655's RV32 core. Table 4-2: MAX32655 RV32 Interrupt Vector Table | Exception<br>(Interrupt) Number | Name | Description | |---------------------------------|---------------------|-------------------------------------| | 4 | PF_IRQHandler | Power Fail interrupt | | 5 | WDT0_IRQHandler | Windowed Watchdog Timer 0 Interrupt | | 6 | GPIOWAKE_IRQHandler | GPIO Wakeup Interrupt | | 6 | LPCMP_IRQHandler | Low-Power Comparator Interrupt | | 7 | RTC_IRQHandler | RTC Interrupt | | 8 | TMR0_IRQHandler | Timer 0 Interrupt | | 9 | TMR1_IRQHandler | Timer 1 Interrupt | | 10 | TMR2_IRQHandler | Timer 2 Interrupt | | 11 | TMR3_IRQHandler | Timer 3 Interrupt | | 12 | LPTMR0_IRQHandler | Low-Power Timer 0 (TMR4) Interrupt | | 13 | LPTMR1_IRQHandler | Low-Power Timer 1 (TMR5) Interrupt | | 14 | I2C0_IRQHandler | I <sup>2</sup> C Port 0 Interrupt | | 15 | UARTO_IRQHandler | UART Port 0 Interrupt | | 16 | - | Reserved | | 17 | I2C1_IRQHandler | I <sup>2</sup> C Port 1 Interrupt | | 18 | UART1_IRQHandler | UART Port 1 Interrupt | | 19 | UART2_IRQHandler | UART Port 2 Interrupt | | 20 | I2C2_IRQHandler | I <sup>2</sup> C Port 2 Interrupt | | 21 | LPUARTO_IRQHandler | Low-Power UART 0 (UART3) Interrupt | | 22 | SPI1_IRQHandler | SPI Port 1 Interrupt | | 23 | WUT_IRQHandler | Wakeup Timer Interrupt | Maxim Integrated Page 99 of 347 | Exception<br>(Interrupt) Number | Name | Description | |---------------------------------|-----------------------------------|---------------------------------------------| | 24 | FLC0_IRQHandler | Flash Controller 0 Interrupt | | 25 | GPIO0_IRQHandler | GPIO Port 0 Interrupt | | 26 | GPIO1_IRQHandler | GPIO Port 1 Interrupt | | 27 | GPIO2_IRQHandler | GPIO Port 2 Interrupt | | 28 | DMA0_IRQHandler | DMA0 Interrupt | | 29 | DMA1_IRQHandler | DMA1 Interrupt | | 30 | DMA2_IRQHandler | DMA2 Interrupt | | 31 | DMA3_IRQHandler | DMA3 Interrupt | | 32 | BTLE_TX_DONE_IRQHandler | Bluetooth Transmitter Done Interrupt | | 33 | BTLE_RX_RCVD_IRQHandler | Bluetooth Receive Data Interrupt | | 34 | BTLE_RX_ENG_DET_IRQHandl er | Bluetooth Receive Energy Detected Interrupt | | 35 | BTLE_SFD_DET_IRQHandler | BTLE SFD Detected | | 36 | BTLE_SFD_TO_IRQHandler | BTLE SFD Timeout | | 37 | BTLE_GP_EVENT_IRQHandler | BTLE Timestamp | | 38 | BTLE_CFO_IRQHandler | BTLE CFO Done | | 39 | BTLE_SIG_DET_IRQHandler | BTLE Signal Detected | | 40 | BTLE_AGC_EVENT_IRQHandle r | BTLE AGC Event | | 41 | BTLE_RFFE_SPIM_IRQHandler | BTLE RFFE SPIM Done | | 42 | BTLE_TX_AES_IRQHandler | BTLE TX AES Done | | 43 | BTLE_RX_AES_IRQHandler | BTLE RX AES Done | | 44 | BTLE_INV_APB_ADDR_IRQHa<br>ndler | BTLE Invalid APB Address | | 45 | BTLE_IQ_DATA_VALID_IRQHa<br>ndler | BTLE IQ Data Valid | | 46 | AES_IRQHandler | AES Interrupt | | 47 | TRNG_IRQHandler | TRNG Interrupt | | 48 | LPWDT0_IRQHandler | Low-Power Watchdog Timer 0 (WDT1) Interrupt | | 49 | DVS_IRQHandler | Digital Voltage Scaling Interrupt | | 50 | SIMO_IRQHandler | Single Input Multiple Output Interrupt | | 51 | - | Reserved | | 52 | PT_IRQHandler | Pulse Train Interrupt | | 53 | ADC_IRQHandler | ADC Interrupt | | 54 | OWM_IRQHandler | 1-Wire Master Interrupt | | 55 | I2S_IRQHandler | I <sup>2</sup> S Interrupt | | 56-59 | - | Reserved | Maxim Integrated Page 100 of 347 ## 5. General-Purpose I/O and Alternate Function Pins (GPIO) General-purpose I/O (GPIO) pins can be individually configured to operate in a digital I/O mode or in an alternate function (AF) mode that maps a signal associated with an enabled peripheral to that GPIO. The GPIO support dynamic switching between I/O mode and alternate function mode. Configuring a pin for an alternate function supersedes its use as a digital I/O, however the state of the GPIO can still be read through the GPIOn\_IN register. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or as an alternate function, except where explicitly noted in the data sheet electrical characteristics tables. GPIO are logically divided into ports of 32 pins. Package variants may not implement all pins of a specific 32-bit GPIO port. Each pin of a port has an interrupt function that can be independently enabled and configured as a level- or edge-sensitive interrupt. All GPIOs of a given port share the same interrupt vector as detailed in the section *GPIO Interrupt Handling*. Note: The register set used to control the GPIO are identical across multiple Maxim Integrated microcontrollers, however the behavior of several registers vary depending on the specific device. The behavior of the registers should not be assumed to be the same from one device to a different device. Specifically the registers GPIOn\_PADCTRLO, GPIOn\_PADCTRL1, GPIOn\_HYSEN, GPIOn\_SRSEL, GPIOn\_DSO, GPIOn\_DS1, and GPIOn\_VSSEL are device dependent in their usage. GPIO3 is controlled differently and has different features than the other GPIO ports in the MAX32655. Details for using GPIO3 are covered in the system chapter. The features for each GPIO pin include: - Full CMOS outputs with configurable drive strength settings. - Input modes/options: - High impedance - Weak pullup/pulldown - Strong pullup/pulldown - Output data can be from *GPIOn OUT* register or an enabled peripheral. - Input data can be read from GPIOn IN input register or the enabled peripheral. - Bit set and clear registers for efficient bit-wise write access to the pins and configuration registers. - Wake from low-power modes using edge triggered inputs. - Selectable GPIO voltage supply for GPIO0, GPIO1, and GPIO2: - V<sub>DDIO</sub> - V<sub>DDIOH</sub> - Selectable interrupt events: - Level triggered low - Level triggered high - Edge triggered rising edge - Edge triggered falling edge - Edge triggered rising and falling edge - All GPIO pins default to input mode with weak-pullup during power-on-reset events. #### 5.1 Instances Table 5-1 shows the number of GPIO available on each IC package. Some packages and part numbers do not implement all bits of a 32-bit GPIO port. Register fields corresponding to unimplemented GPIO contain indeterminate values and should not be modified. Maxim Integrated Page 101 of 347 Table 5-1: MAX32655 GPIO Pin Count | Package | GPIO | PINS | |----------|-------------------------|------| | | GPIO0[30:0] | 31 | | 81-CTBGA | GPIO1[9:0] | 10 | | 81-CIBGA | GPIO2[7:0] | 8 | | | GPIO3[1:0] <sup>†</sup> | 2 | Note: See Power Sequencer Registers (PWRSEQ) for details on using GPIO3. Note: Refer to the MAX32655 device data sheet for a description of alternate functions for each GPIO port pin. #### **5.2** Configuration Each device pin can be individually configured as a GPIO or an alternate function. The correct alternate function setting must be selected for each pin of a given multi-pin peripheral for proper operation. #### **5.2.1** Power-On-Reset Configuration During a POR event, all I/O default to GPIO mode as high impedance inputs except the SWDIO and SWDCLK pins. The SWD is enabled by default after POR with AF1 selected by hardware. See the *Secure Boot* chapter for exceptions. Following a POR event, all GPIO except device pins that have the SWDIO and SWDCLK function, are configured with the following default settings: - GPIO mode enabled - ◆ GPIOn\_ENO.en[pin] = 1 - ◆ *GPIOn EN1.en[pin]* = 0 - ◆ GPIOn EN2.en[pin] = 0 - Pullup/Pulldown disabled, I/O in Hi-Z mode - ◆ GPIOn\_PADCTRLO.mode[pin] = 0 - ◆ GPIOn PADCTRL1.mode[pin] - Output mode disabled - GPIOn\_OUTEN.en[pin] = 0 - Interrupt disabled - ◆ GPIOn\_INTEN.en[pin] = 0 #### **5.2.2** *Serial Wire Debug Configuration* Perform the following steps to configure the SWDIO and SWDCLK device pins for SWD mode: - 1. Set the device pin P0.28 for AF1 mode: - a. GPIOn ENO.config[28] = 0 - b. $GPIOn\_EN1.config[28] = 0$ - c. $GPIOn\_EN2.config[28] = 0$ - 2. Set device pin P0.29 for AF1 mode: - a. GPIOn ENO.config[28] = 0 - b. $GPIOn\_EN1.config[29] = 0$ - c. $GPIOn\_EN2.config[29] = 0$ Note: To use the SWD pins in I/O mode, set the desired GPIO pins for SWD AF and set the SWD disable field to 1 ( $GCR_.swd_dis = 1$ ). Maxim Integrated Page 102 of 347 #### **5.2.3** Pin Function Configuration Table 5-2 depicts the bit settings for the GPIOn\_EN0, GPIOn\_EN1, and GPIOn\_EN2 registers to configure the function of the GPIO port pins. Each of the bits within these registers represents the configuration of a single pin on the GPIO port. For example, GPIO0\_EN0.config[25], GPIO0\_EN1.config[25], and GPIO0\_EN2.config[25] all represent configuration for device pin P0.25. See Table 5-5 for a detailed example of how each of these bits applies to each of the GPIO device pins. Table 5-2: MAX32655 GPIO Pin Function Configuration | MODE | GPIOn_ENO.config[pin] | GPIOn_EN1.config[pin] | GPIOn_EN2.config[pin] | |-------------------------|-----------------------|-----------------------|-----------------------| | AF1 | 0 | 0 | 0 | | AF2 | 0 | 1 | 0 | | I/O (transition to AF1) | 1 | 0 | 0 | | I/O (transition to AF2) | 1 | 1 | 0 | #### **5.2.4** Input Mode Configuration Table 5-3 depicts the bit settings for the digital I/O input mode. Each of the bits within these registers represents the configuration of a single pin on the GPIO port. For example, GPIOO\_PADCTRL1.config[25], GPIOO\_PADCTRL0.config[25], GPIOO\_PS.pull\_sel[25], and GPIOO\_VSSEL.v\_sel[25] all represent configuration for device pin P0.25. See Table 5-8 for a detailed example of how each of these bits applies to each of the GPIO device pins. Refer to the MAX32655 data sheet for details of specific electrical characteristics. Table 5-3: MAX32655 Input Mode Configuration | Input Mode | Mode | e Select | Pullup/Pulldown<br>Strength | Power Supply | |----------------------------------------------|---------------------------------------|----------------------------|-----------------------------|------------------------| | | <pre>GPIOn_PADCTRL1.config[pin]</pre> | GPIOn_PADCTRLO.config[pin] | GPIOn_PS.pull_sel[pin] | GPIOn_VSSEL.v_sel[pin] | | High-impedance | 0 | 0 | N/A | N/A | | Weak Pullup to $V_{DDIO}$ (1M $\Omega$ ) | 0 | 1 | 0 | 0 | | Strong Pullup to $V_{DDIO}$ (25K $\Omega$ ) | 0 | 1 | 1 | 0 | | Weak Pulldown to V <sub>DDIOH</sub> (1MΩ) | 1 | 0 | 0 | 1 | | Strong Pulldown to V <sub>DDIOH</sub> (25KΩ) | 1 | 0 | 1 | 1 | | Reserved | 1 | 1 | N/A | N/A | #### **5.2.5** Output Mode Configuration Table 5-4 shows the configuration options for digital I/O in output mode. Each of the bits within these registers represents the configuration of a single pin on the GPIO port. For example, GPIO2\_DS0.config[7], GPIO2\_DS1.config[7], and GPIO2\_VSSEL.v\_sel[7] all represent configuration for device pin P2.7. See Table 5-8 for a detailed example of how each of these bits applies to each of the GPIO device pins. Refer to the MAX32655 data sheet for details of specific electrical characteristics. Table 5-4: MAX32655 Output Mode Configuration | Innut Mada | Drive S | Power Supply | | |---------------------------------------------------|-----------------------|-----------------------|------------------------| | Input Mode | GPIOn_DS1.config[pin] | GPIOn_DS0.config[pin] | GPIOn_VSSEL.v_sel[pin] | | Output Drive Strength 0, V <sub>DDIO</sub> Supply | 0 | 0 | 0 | | Output Drive Strength 1, V <sub>DDIO</sub> Supply | 0 | 1 | 0 | | Output Drive Strength 2, V <sub>DDIO</sub> Supply | 1 | 0 | 0 | Maxim Integrated Page 103 of 347 | Innut Made | Drive S | Power Supply | | |----------------------------------------------------|-----------------------|-----------------------|------------------------| | Input Mode | GPIOn_DS1.config[pin] | GPIOn_DS0.config[pin] | GPIOn_VSSEL.v_sel[pin] | | Output Drive Strength 3, V <sub>DDIO</sub> Supply | 1 | 1 | 0 | | Output Drive Strength 0, V <sub>DDIOH</sub> Supply | 0 | 0 | 1 | | Output Drive Strength 1, V <sub>DDIOH</sub> Supply | 0 | 1 | 1 | | Output Drive Strength 2, V <sub>DDIOH</sub> Supply | 1 | 0 | 1 | | Output Drive Strength 3, V <sub>DDIOH</sub> Supply | 1 | 1 | 1 | Each GPIO port is assigned a dedicated interrupt vector as shown in *Table 5-9*. ### **5.3** Reference Tables The tables in this section provide example references for register bit assignment to configure a device's GPIO pins. Table 5-5: MAX32655 GPIO Alternate Function Configuration Reference | Device<br>Pin | Alternate Function Configuration Bits | | | |---------------|---------------------------------------|----------------------|----------------------| | P0.0 | GPIO0_EN0.config[0] | GPIO0_EN1.config[0] | GPIO0_EN2.config[0] | | P0.1 | GPIO0_EN0.config[1] | GPIO0_EN1.config[1] | GPIO0_EN2.config[1] | | | | | | | P0.30 | GPIO0_EN0.config[30] | GPIO0_EN1.config[30] | GPIO0_EN2.config[30] | | P0.31 | GPIO0_EN0.config[31] | GPIO0_EN1.config[31] | GPIO0_EN2.config[31] | Table 5-6: MAX32655 GPIO Output/Input Configuration Reference | Device<br>Pin | GPIO Output Enable | GPIO Output Write | GPIO Input Enable | GPIO Input Read | |---------------|--------------------|---------------------|-------------------|--------------------| | P0.0 | GPIO0_OUTEN.en[0] | GPIO0_OUT.level[0] | GPIO0_INEN.en[0] | GPIO0_IN.level[0] | | P0.1 | GPIO0_OUTEN.en[1] | GPIO0_OUT.level[1] | GPIO0_INEN.en[1] | GPIO0_IN.level[1] | | | | | | | | P0.30 | GPIO0_OUTEN.en[30] | GPIO0_OUT.level[30] | GPIO0_INEN.en[30] | GPIO0_IN.level[30] | | P0.31 | GPIO0_OUTEN.en[31] | GPIO0_OUT.level[31] | GPIO0_INEN.en[31] | GPIO0_IN.level[31] | Table 5-7: MAX32655 GPIO Interrupt Configuration Reference | Device<br>Pin | Enable | Status | Dual Edge | Polarity | Trigger | Wakeup | |---------------|--------------------|-----------------------|----------------------------------|----------------------|--------------------------------|-------------------| | P0.0 | GPIO0_INTEN.en[0] | GPIO0_INTFL.config[0] | GPIO0_DUALEDGE.dualedge[0] | GPIO0_INTPOL.pol[0] | GPIO0_INTMODE.gpio_intmode[0] | GPIO0_WKEN.en[0] | | P0.1 | GPIO0_INTEN.en[1] | GPIO0_INTFL.config[1] | GPIO0_DUALEDGE.config[1] | GPIO0_INTPOL.pol[1] | GPIO0_INTMODE.gpio_intmode[1] | GPIO0_WKEN.en[1] | | | ï | | ** | | | | | P0.30 | GPIO0_INTEN.en[30] | GPIO0_INTFL.int[30] | GPIO0_DUALEDGE.gpio_dualedge[30] | GPIO0_INTPOL.pol[30] | GPIO0_INTMODE.gpio_intmode[30] | GPIO0_WKEN.en[30] | | P0.31 | GPIO0_INTEN.en[31] | GPIO0_INTFL.int[31] | GPIO0_DUALEDGE.gpio_dualedge[31] | GPIO0_INTPOL.pol[31] | GPIO0_INTMODE.gpio_intmode[31] | GPIO0_WKEN.en[31] | Maxim Integrated Page 104 of 347 Table 5-8: MAX32655 GPIO Pullup/Pulldown/Drive Strength/Voltage Configuration Reference | Device<br>Pin | Pullup/Pulldown/Strength Select | | Drive Strength | | Voltage | | |---------------|---------------------------------|---------------------------|-----------------------|----------------------|----------------------|-----------------------| | P0.0 | GPIO0_PADCTRL0.config[0] | GPIO0_PADCTRL1.config[0] | GPIO0_PS.pull_sel[0] | GPIO0_DS0.config[0] | GPIO0_DS1.config[0] | GPIO0_VSSEL.v_sel[0] | | P0.1 | GPIO0_PADCTRL0.config[1] | GPIO0_PADCTRL1.config[1] | GPIO0_PS.pull_sel[1] | GPIO0_DS0.config[1] | GPIO0_DS1.config[1] | GPIO0_VSSEL.v_sel[1] | | | | | ï | ÷ | | | | P0.30 | GPIO0_PADCTRL0.config[30] | GPIO0_PADCTRL1.config[30] | GPIO0_PS.pull_sel[30] | GPIO0_DS0.config[30] | GPIO0_DS1.config[30] | GPIO0_VSSEL.v_sel[30] | | P0.31 | GPIO0_PADCTRL0.config[31] | GPIO0_PADCTRL1.config[31] | GPIO0_PS.pull_sel[31] | GPIO0_DS0.config[31] | GPIO0_DS1.config[31] | GPIO0_VSSEL.v_sel[31] | ## 5.4 Usage #### 5.4.1 Reset State During a power-on-reset event, each GPIO is reset to the default input mode with the weak pullup resistor enabled as follows: - 1. The GPIO configuration enable bits shown in *Table 5-2* are set to I/O (transition to AF1) mode. - 2. Input mode is enabled (GPIOn\_INEN.en[pin] = 1). - 3. High impedance mode enabled (*GPIOn\_PADCTRL1.config[pin]* = 0, *GPIOn\_PADCTRL0.config[pin]* = 0), pullup and pulldown disabled. - 4. Output mode disabled (GPIOn OUTEN.en[pin] = 0) - 5. Interrupt disabled (GPIOn INTEN.en[pin] = 0) #### 5.4.2 Input Mode Configuration Perform the following steps to configure one or more pins for input mode: - 1. Set the GPIO configuration enable bits shown in *Table 5-2* to any one of the I/O mode settings. - 2. Configure the electrical characteristics of the pin as desired as shown in *Table 5-3*. - 3. Enable the input buffer connection to the GPIO pin by setting GPIOn INEN.en[pin] to 1. - 4. Read the input state of the pin using the GPIOn\_IN.level[pin] field. #### **5.4.3** Output Mode Configuration Perform the following steps to configure a pin for output mode: - 1. Set the GPIO configuration eEnable bits shown in *Table 5-2* to any one of the I/O mode settings. - 2. Configure the electrical characteristics of the pin as desired as shown in *Table 5-4*. - 3. Set the output logic high or logic low using the GPIOn\_OUT.level[pin] bit. - 4. Enable the output buffer for the pin by setting GPIOn\_OUTEN.en[pin] to 1. ### 5.4.4 Alternate Function Configuration Most GPIO support one or more alternate functions selected with the GPIO configuration enable bits shown in *Table 5-2*. The bits that select the AF must only be changed while the pin is in one of the I/O modes ( $GPIOn\_ENO = 1$ ). The specific I/O Maxim Integrated Page 105 of 347 mode must match the desired AF. For example, if a transition to AF1 is desired, first select the setting corresponding to I/O (transition to AF1). Then enable the desired mode by selecting the AF1 mode. - 1. Set the GPIO configuration enable bits shown in *Table 5-2* to the I/O mode that corresponds with the desired new AF setting. For example, select "I/O (transition to AF1)" if switching to AF1. Switching between different I/O mode settings does not affect the state or electrical characteristics of the pin. - 2. Configure the electrical characteristics of the pin. See *Table 5-3* if the assigned alternate function uses the pin as an input. See *Table 5-4* if the assigned alternate function uses the pin as an output. - 3. Set the GPIO configuration enable bits shown in *Table 5-2* to the desired alternate function. ### **5.5** Configuring GPIO (External) Interrupts Each GPIO pin supports external interrupt events when the GPIO is configured for I/O mode and the input mode is enabled. If the GPIO is configured as a peripheral alternate function, the interrupts are peripheral-controlled. GPIO interrupts can be individually enabled and configured as an edge or level triggered independently on a pin-by-pin basis. The edge trigger can be a rising, falling, or both transitions. Each GPIO pin has a dedicated status bit in its corresponding *GPIOn\_INTFL* register. A GPIO interrupt occurs when the status bit transitions from 0 to 1 if the corresponding bit is set in the corresponding *GPIOn\_INTEN* register. Note that the interrupt status bit is always set when the current interrupt configuration event occurs, but an interrupt is only generated if explicitly enabled The following procedure details the steps for enabling ACTIVE mode interrupt events for a GPIO pin: - Disable interrupts by setting the GPIOn\_INTEN.en[pin] field to 0. This prevents any new interrupts on the pin from triggering but does not clear previously triggered (pending) interrupts. The application can disable all interrupts for a GPIO port by writing 0 to the GPIOn\_INEN register. To maintain previously enabled interrupts, read the GPIOn\_INEN register and save the state prior to setting the register to 0. - 2. Clear pending interrupts by writing 1 to the GPIOn INTFL CLR.clr[pin] bit. - 3. Configure the pin for the desired interrupt event - 4. Set GPIOn INTMODE.mode[pin] to select the desired interrupt. - 5. For level triggered interrupts, the interrupt triggers on an input high (*GPIOn\_INTPOL.pol[pin]* = 0) or input low level. - 6. For edge triggered interrupts, the interrupt triggers on a transition from low to high(GPIOn\_INTPOL.pol[pin] = 0) or high to low (GPIOn\_INTPOL.pol[pin] = 1). - 7. Optionally, set GPIOn\_DUALEDGE.de\_en[pin] to 1 to trigger on both the rising and falling edges of the input signal. - a. Set GPIOn\_INTEN.en[pin] to 1 to enable the interrupt for the pin. #### 5.5.1 GPIO Interrupt Handling Each GPIO port is assigned its own dedicated interrupt vector as shown in Table 5-9. Table 5-9: MAX32655 GPIO Port Interrupt Vector Mapping | GPIO Interrupt Source | GPIO Interrupt Status<br>Register | CM4<br>Interrupt Vector<br>Number | RV32<br>Interrupt Vector<br>Number | GPIO Interrupt Vector | |-----------------------|-----------------------------------|-----------------------------------|------------------------------------|-----------------------| | GPIO0[31:0] | GPIOn_INTFL | 40 | 25 | GPIO0_IRQHandler | | GPIO1[9:0] | GPIOn_INTFL | 41 | 26 | GPIO1_IRQHandler | | GPIO2[7:0] | GPIOn_INTFL | 42 | 27 | GPIO2_IRQHandler | Maxim Integrated Page 106 of 347 To handle GPIO interrupts in the interrupt vector handler, complete the following steps: - 1. Read the GPIOn\_INTFL register to determine the GPIO pin that triggered the interrupt. - 2. Complete interrupt tasks associated with the interrupt source pin (application defined). - 3. Clear the interrupt flag in the *GPIOn\_INTFL* register by writing a 1 to the *GPIOn\_INTFL\_CLR* bit position that triggered the interrupt. This also clears and rearms the edge detectors for edge triggered interrupts. - 4. Return from the interrupt vector handler. #### 5.5.2 Using GPIO for Wakeup from Low-Power Modes Low-power modes support an asynchronous wakeup from edge triggered interrupts on the GPIO ports. Level triggered interrupts are not supported for wakeup because the system clock must be active to detect levels. A single wakeup interrupt vector, GPIOWAKE\_IRQHandler, is assigned for all pins of all GPIO ports. When the GPIO wakeup event occurs, the application software must interrogate each *GPIOn\_INTFL* register to determine which external port pin caused the wakeup event. Table 5-10: MAX32655 GPIO Wakeup Interrupt Vector | GPIO Wake Interrupt<br>Source | GPIO Wake Interrupt<br>Status Register | CM4 Interrupt Vector<br>Number | RV32 Interrupt Vector<br>Number | GPIO Wakeup<br>Interrupt Vector | |-------------------------------|----------------------------------------|--------------------------------|---------------------------------|---------------------------------| | GPIO0 | GPIO0_INTFL | 70 | 6 | GPIOWAKE_IRQHandler | | GPIO1 | GPIO1_INTFL | 70 | 6 | GPIOWAKE_IRQHandler | | GPIO2 | GPIO2_INTFL | 70 | 6 | GPIOWAKE_IRQHandler | To enable low-power mode wakeup (*SLEEP*, *DEEPSLEEP*, *LPM*, *UPM*, and *BACKUP*) using an external GPIO interrupt, complete the following steps: - 1. Clear pending interrupt flags by writing a logic 1 to GPIOn\_INTFL\_CLR.clr[pin]. - 2. Activate the GPIO wakeup function by writing a logic 1 to GPIOn WKEN.we[pin]. - 3. Configure the power manager to use the GPIO as a wakeup source by GCR\_PM.gpiowken field to 1. Maxim Integrated Page 107 of 347 ## 5.6 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 5-11*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 5-11: GPIO Register Summary | Offset | Register | Description | |----------|-----------------|--------------------------------------------------------------| | [0x0000] | GPIOn_EN0 | GPIO Port n Configuration Enable Bit O Register | | [0x0004] | GPIOn_EN0_SET | GPIO Port n Configuration Enable Atomic Set Bit 0 Register | | [0x0008] | GPIOn_EN0_CLR | GPIO Port n Configuration Enable Atomic Clear Bit 0 Register | | [0x000C] | GPIOn_OUTEN | GPIO Port n Output Enable Register | | [0x0010] | GPIOn_OUTEN_SET | GPIO Port n Output Enable Atomic Set Register | | [0x0014] | GPIOn_OUTEN_CLR | GPIO Port n Output Enable Atomic Clear Register | | [0x0018] | GPIOn_OUT | GPIO Port n Output Register | | [0x001C] | GPIOn_OUT_SET | GPIO Port n Output Atomic Set Register | | [0x0020] | GPIOn_OUT_CLR | GPIO Port n Output Atomic Clear Register | | [0x0024] | GPIOn_IN | GPIO Port n Input Register | | [0x0028] | GPIOn_INTMODE | GPIO Port n Interrupt Mode Register | | [0x002C] | GPIOn_INTPOL | GPIO Port n Interrupt Polarity Register | | [0x0030] | GPIOn_INEN | GPIO Port n Input Enable Register | | [0x0034] | GPIOn_INTEN | GPIO Port n Interrupt Enable Register | | [0x0038] | GPIOn_INTEN_SET | GPIO Port n Interrupt Enable Atomic Set Register | | [0x003C] | GPIOn_INTEN_CLR | GPIO Port n Interrupt Enable Atomic Clear Register | | [0x0040] | GPIOn_INTFL | GPIO Port n Interrupt Status Register | | [0x0048] | GPIOn_INTFL_CLR | GPIO Port n Interrupt Clear Register | | [0x004C] | GPIOn_WKEN | GPIO Port n Wakeup Enable Register | | [0x0050] | GPIOn_WKEN_SET | GPIO Port n Wakeup Enable Atomic Set Register | | [0x0054] | GPIOn_WKEN_CLR | GPIO Port n Wakeup Enable Atomic Clear Register | | [0x005C] | GPIOn_DUALEDGE | GPIO Port n Interrupt Dual Edge Mode Register | | [0x0060] | GPIOn_PADCTRL0 | GPIO Port n Pad Configuration 1 Register | | [0x0064] | GPIOn_PADCTRL1 | GPIO Port n Pad Configuration 2 Register | | [0x0068] | GPIOn_EN1 | GPIO Port n Configuration Enable Bit 1 Register | | [0x006C] | GPIOn_EN1_SET | GPIO Port n Configuration Enable Atomic Set Bit 1 Register | | [0x0070] | GPIOn_EN1_CLR | GPIO Port n Configuration Enable Atomic Clear Bit 1 Register | | [0x0074] | GPIOn_EN2 | GPIO Port n Configuration Enable Bit 2 Register | | [0x0078] | GPIOn_EN2_SET | GPIO Port n Configuration Enable Atomic Set Bit 2 Register | | [0x007C] | GPIOn_EN2_CLR | GPIO Port n Configuration Enable Atomic Clear Bit 2 Register | | [8A00x0] | GPIOn_HYSEN | GPIO Port n Hysteresis Enable Register | | [0x00AC] | GPIOn_SRSEL | GPIO Port n Slew Rate Select Register | | [0x00B0] | GPIOn_DS0 | GPIO Port n Output Drive Strength Bit O Register | | [0x00B4] | GPIOn_DS1 | GPIO Port n Output Drive Strength Bit 1 Register | Maxim Integrated Page 108 of 347 | Offset Register | | Description | | |-------------------|-------------|------------------------------------------------------|--| | [0x00B8] GPIOn_PS | | GPIO Port n Pulldown/Pullup Strength Select Register | | | [0x00C0] | GPIOn_VSSEL | GPIO Port n Voltage Select Register | | ## 5.6.1 GPIO Register Details Table 5-12: GPIO Port n Configuration Enable Bit 0 Register | GPIO Poi | rt n Configuration Enab | le Bit 0 | | GPIOn_EN0 | [0x0000] | |----------|-------------------------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 1 | GPIO Configuration Enable Bit 0 These bits, in conjunction with bits in <i>Table 5-2</i> configure the corresponding device pin for digital I/O or an alternate function mode. This field can be modified directly by writing to this register or indirectly through <i>GPIOn_ENO_SET</i> or <i>GPIOn_ENO_CLR</i> . <i>Table 5-5</i> depicts a detailed example of how each of these bits applies to each of the GPIO device pins Note: Some GPIO are not implemented in all devices. The bits associated with unimplemented GPIO should not be changed from their default value. Note: This register setting does not affect input and interrupt functionality of the associated pin. | | | | | | | | | ### Table 5-13: GPIO Port n Configuration Enable Atomic Set Bit 0 Register | GPIO Port n Configuration Enable Atomic Set Bit 0 | | | | GPIOn_EN0_SET | [0x0004] | | |---------------------------------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------|----------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | set | R/W1 | | <b>GPIO Configuration Enable Atomic Set Bit 0</b> Writing 1 to one or more bits sets the correspo | nding bits in the <i>GPIOn_EN0</i> register. | | | | | | | 0: No effect. 1: Corresponding bits in <i>GPIOn_ENO</i> registers | set to 1. | | ### Table 5-14: GPIO Port n Configuration Enable Atomic Clear Bit 0 Register | GPIO Poi | rt n Configuration Enabl | e Atomic | Clear Bit | : 0 | GPIOn_EN0_CLR | [0x0008] | |----------|--------------------------|----------|-----------|------------------------|---------------------------------------------------------------------------|------------------------------| | Bits | Field | Access | Reset | Descriptio | n | | | 31:0 | clr | R/W1 | | | iguration Enable Atomic Clear Bit 0 o one or more bits clears the corresp | onding bits in the GPIOn_ENO | | | | | | 0: No eff<br>1: Corres | ect.<br>sponding bits in <i>GPIOn_EN0</i> register o | cleared to 0. | #### Table 5-15: GPIO Port n Output Enable Register | GPIO Port n Output Enable | | | | GPIOn_OUTEN | [0x000C] | |---------------------------|-------|--------|-------|-------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | en | R/W | 0 | • | | | | | | | 1: Pin is set to output mode. | | Maxim Integrated Page 109 of 347 # Table 5-16: GPIO Port n Output Enable Atomic Set Register | GPIO Port n Output Enable Atomic Set | | | | GPIOn_OUTEN_SET | [0x0010] | |--------------------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------|-------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | set | R/W1 | 0 | GPIO Output Enable Atomic Set Writing 1 to one or more bits sets the corresponded register. | nding bits in the GPIOn_OUTEN | | | | | | 0: No effect. 1: Corresponding bits in <i>GPIOn_OUTEN</i> set to | 1. | ### Table 5-17: GPIO Port n Output Enable Atomic Clear Register | GPIO Port n Output Enable Atomic Clear | | | | GPIOn_OUTEN_CLR | [0x0014] | |----------------------------------------|-------|--------|-------|-----------------------------------------------------------------------------------------|-------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | clr | R/W1 | 0 | GPIO Output Enable Atomic Clear Writing 1 to one or more bits sets the correspondences. | nding bits in the GPIOn_OUTEN | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_OUTEN cleared | ed to 0. | #### Table 5-18: GPIO Port n Output Register | GPIO Port n Output | | | | GPIOn_OUT | [0x0018] | |--------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | level | R/W | 0 | GPIO Output Set the corresponding output pin high or low. | | | | | | | 0: Drive the corresponding output pin low (log 1: Drive the corresponding output pin high outp | | ### Table 5-19: GPIO Port n Output Atomic Set Register | GPIO Port n Output Atomic Set | | | | GPIOn_OUT_SET [0x001C] | | | |-------------------------------|-----------------------|------|--|-------------------------------------------------------------------------|----------------------------------------------|--| | Bits | Bits Field Access Res | | | Description | | | | 31:0 | set | R/W1 | | GPIO Output Atomic Set Writing 1 to one or more bits sets the correspor | nding bits in the <i>GPIOn_OUT</i> register. | | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_OUTEN set to 1. | | | ### Table 5-20: GPIO Port n Output Atomic Clear Register | GPIO Port n Output Atomic Clear | | | | GPIOn_OUT_CLR [0x0020] | | | |---------------------------------|-------|--------|-------|-----------------------------------------------------------------------------------------|---------------------------------|--| | Bits | Field | Access | Reset | Reset Description | | | | 31:0 | clr | WO | 0 | <b>GPIO Output Atomic Clear</b> Writing 1 to one or more bits clears the corr register. | esponding bits in the GPIOn_OUT | | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_OUTEN cle | eared to 0. | | Maxim Integrated Page 110 of 347 ### Table 5-21: GPIO Port n Input Register | GPIO Port n Input | | | GPIOn_IN | | [0x0024] | |-------------------|-------|--------|----------|------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | level | RO | - | GPIO Input | | | | | | | Returns the state of the input pin only if the coregister is set. The state is not affected by the alternate function. | | | | | | | 0: Input pin low (logic 0). | | | | | | | 1: Input pin high (logic 1). | | ### Table 5-22: GPIO Port n Interrupt Mode Register | GPIO Port n Interrupt Mode | | | GPIOn_INTMODE | | [0x0028] | | |----------------------------|-------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | mode | R/W | 0 | GPIO Interrupt Mode Selects interrupt mode for the corresponding GPIO pin. | | | | | | | | 0: Level triggered interrupt. 1: Edge triggered interrupt. Note: This bit has no effect unless the corresponses. is set. | • | | ### Table 5-23: GPIO Port n Interrupt Polarity Register | <b>GPIO</b> Port | GPIO Port n Interrupt Polarity | | | GPIOn_INTPOL [0x002C] | | |------------------|--------------------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | pol | R/W | 0 | GPIO Interrupt Polarity Interrupt polarity selection bit for the corresp | oonding GPIO pin. | | | | | | Level triggered mode (GPIOn_INTMODE.mod | e[pin] = 0): | | | | | | 0: Input low (logic 0) triggers interrupt. 1: Input high (logic 1) triggers interrupt. Edge triggered mode (GPIOn_INTMODE.mode | e[pin]= 1): | | | | | | O: Falling edge triggers interrupt. 1: Rising edge triggers interrupt. | | | | | | | Note: This bit has no effect unless the corresp<br>register is set. | onding bit in the GPIOn_INTEN | ## Table 5-24: GPIO Port n Input Enable Register | GPIO Port n Input Enable | | | | GPIOn_INEN [0x0030] | | |--------------------------|-------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:0 | en | R/W | 1 | GPIO Input Enable Connects the corresponding input pad to the sp state using the GPIOn_IN register. 0: Input not connected. 1: Input pin connected to the pad for reading | | Maxim Integrated Page 111 of 347 ## Table 5-25: GPIO Port n Interrupt Enable Register | GPIO Port n Interrupt Enable | | | | GPIOn_INTEN | [0x0034] | | |------------------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | ie | R/W | 0 | GPIO Interrupt Enable Enable or disable the interrupt for the corresponding GPIO pin. | | | | | | | | O: GPIO interrupt disabled. 1: GPIO interrupt enabled. Note: Disabling a GPIO interrupt does not pin. Use the GPIOn_INTFL_CLR register t | ot clear pending interrupts for the associated oclear pending interrupts. | | ### Table 5-26: GPIO Port n Interrupt Enable Atomic Set Register | <b>GPIO</b> Port | GPIO Port Interrupt Enable Atomic Set | | | GPIOn_INTEN_SET | [0x0038] | |------------------|---------------------------------------|--------|-------|-------------------------------------------------------------------------------------|--------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | set | R/W1 | 0 | GPIO Interrupt Enable Atomic Set Writing 1 to one or more bits sets the coregister. | orresponding bits in the GPIOn_INTEN | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_INTEN | register set to 1. | #### Table 5-27: GPIO Port n Interrupt Enable Atomic Clear Register | GPIO Port | PIO Port Interrupt Enable Atomic Clear | | | GPIOn_INTEN_CLR | [0x003C] | |-----------|----------------------------------------|--------|-------|---------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | clr | R/W1 | 0 | GPIO Interrupt Enable Atomic Clear Writing 1 to one or more bits clears the register. | corresponding bits in the GPIOn_INTEN | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_INTEN | register cleared to 0. | ### Table 5-28: GPIO Port n Interrupt Status Register | GPIO Port Interrupt Status | | | | GPIOn_INTFL | [0x0040] | |----------------------------|-------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Bits | Field | Access | Reset | Description | | | 31:0 | if | RO | 0 | GPIO Interrupt Status An interrupt is pending for the associate 0: No interrupt pending for associated 1: GPIO interrupt pending for associate Note: Write a 1 to the corresponding bit interrupt pending status flag. | GPIO pin. | ## Table 5-29: GPIO Port n Interrupt Clear Register | GPIO Poi | GPIO Port Interrupt Clear | | | GPIOn_INTFL_CLR | [0x0048] | |----------|---------------------------|-------|---|------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Bits | Bits Field Access Reset | | | Description | | | 31:0 | clr | R/W1C | 0 | GPIO Interrupt Clear Write 1 to clear the associated interrupt 0: No effect on the associated GPIOn_ 1: Clear the associated interrupt pendi | INTFL flag. | Maxim Integrated Page 112 of 347 ## Table 5-30: GPIO Port n Wakeup Enable Register | GPIO Port n Wakeup Enable | | | | GPIOn_WKEN | [0x004C] | | |---------------------------|-------|--------|-------|-----------------------------------------------------------------------------|----------------------------------------|--| | Bits | Field | Access | Reset | t Description | | | | 31:0 | we | R/W | 0 | <b>GPIO Wakeup Enable</b><br>Enable the I/O as a wakeup from low-po | ower modes (SLEEP, DEEPSLEEP, BACKUP). | | | | | | | 0: GPIO is not enabled as a wakeup so 1: GPIO is enabled as a wakeup source | • | | ### Table 5-31: GPIO Port n Wakeup Enable Atomic Set Register | GPIO Port Wakeup Enable Atomic Set | | | GPIOn_WKEN_SET | [0x0050] | | |------------------------------------|-------|--------|----------------|---------------------------------------------------------------------------------|--------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | set | R/W1 | 0 | GPIO Wakeup Enable Atomic Set Writing 1 to one or more bits sets the cregister. | orresponding bits in the GPIOn_WKENr | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_WKEN | √register set to 1. | #### Table 5-32: GPIO Port n Wakeup Enable Atomic Clear Register | GPIO Poi | GPIO Port Wakeup Enable Atomic Clear | | | GPIOn_WKEN_CLR | [0x0054] | |----------|--------------------------------------|--------|-------|----------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | clr | R/W1 | 0 | GPIO Wakeup Enable Atomic Clear<br>Writing 1 to one or more bits clears the oregister. | corresponding bits in the GPIOn_WKENr | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_WKEN | register cleared to 0. | ### Table 5-33: GPIO Port n Interrupt Dual Edge Mode Register | GPIO Port n Interrupt Dual Edge Mode | | | | GPIOn_DUALEDGE | [0x005C] | |--------------------------------------|-------|--------|-------|---------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | de_en | R/W | 0 | | | | | | | | 0: Disabled<br>1: Enabled | | ### Table 5-34: GPIO Port n Pad Configuration 1 Register | GPIO Port n Pad Configuration 1 | | | | GPIOn_PADCTRL0 | [0x0060] | |---------------------------------|--------|--------|-------|----------------|--------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 0 | | ciated GPIO pin. Input mode selection and up or weak or strong pulldown resistor are | #### Table 5-35: GPIO Port n Pad Configuration 2 Register | GPIO Poi | GPIO Port n Pad Configuration 2 | | | GPIOn_PADCTRL1 [0x0064] | | |----------|---------------------------------|--------|-------|-------------------------|--------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 0 | | ciated GPIO pin. Input mode selection and up or weak or strong pulldown resistor are | Maxim Integrated Page 113 of 347 Table 5-36: GPIO Port n Configuration Enable Bit 1 Register | <b>GPIO Port</b> | n Configuration I | nable Bit | 1 | GPIOn_EN1 | [0x0068] | |------------------|-------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 0 | GPIO Configuration Enable Bit 1 These bits, in conjunction with bits in <i>Table 5-2</i> configure the corresponding device pin for digital I/O or an alternate function mode. This field can be modified directly by writing to this register or indirectly through <i>GPIOn_EN1_SET</i> or <i>GPIOn_EN1_CLR</i> . <i>Table 5-5</i> depicts a detailed example of how each of these bits applies to each of the GPIO device pins | | | | | | | Note: Some GPIO are not implemented in all devices. The bits associated with unimplemented GPIO should not be changed from their default value. Note: This register setting does not affect input and interrupt functionality of the associated pin. | | Table 5-37: GPIO Port n Configuration Enable Atomic Set Bit 1 Register | GPIO Port | n Configuration | Enable Ato | mic Set Bit | 1 GPIOn_EN1_SET | [0x006C] | |-----------|-----------------|------------|-------------|------------------------------------------------------------------------------------------------------|-------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | set | R/W1 | | <b>GPIO Configuration Enable Atomic Set Bit 1</b> Writing 1 to one or more bits sets the correspondi | ng bits in the <i>GPIOn_EN1</i> register. | | | | | | 0: No effect. 1: Corresponding bits in GPIOn_EN1 register set to 1. | | #### Table 5-38: GPIO Port n Configuration Enable Atomic Clear Bit 1 Register | GPIO Port | GPIO Port n Configuration Enable Atomic Clear Bit 1 | | | it 1 | GPIOn_EN1_CLR | [0x0070] | |-----------|-----------------------------------------------------|--------|-------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------| | Bits | Field | Access | Reset | Description | | | | 31:0 | clr | R/W1 | 0 | | Configuration Enable Atomic Clear Bit 1 ng 1 to one or more bits clears the correspon | ding bits in the GPIOn_EN1 register. | | | | | | O: No effect. 1: Corresponding bits in <i>GPIOn EN1</i> register cleared to 0. | | ared to 0. | #### Table 5-39: GPIO Port n Configuration Enable Bit 2 Register | <b>GPIO</b> Por | GPIO Port n Configuration Enable Bit 2 | | | GPIOn_EN2 | [0x0074] | |-----------------|----------------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 0 | 5-2 configure the corresponding mode. This field can be modified through GPIOn_EN2_SET or GPION Table 5-5 depicts a detailed example GPIO device pins Note: Some GPIO are not implemental GPIO should not | oits in These bits, in conjunction with bits in <i>Table</i> device pin for digital I/O or an alternate function differently by writing to this register or indirectly | Maxim Integrated Page 114 of 347 #### Table 5-40: GPIO Port n Configuration Enable Atomic Set Bit 2 Register | GPIO Port | t n Configuratio | n Enable Ator | nic Set Bit | 2 GPIOn_EN2_SET | [0x0078] | |-----------|------------------|---------------|-------------|------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | set | R/W1 | _ | <b>GPIO Alternate Function Select Atomic Set Bit 2</b> Writing 1 to one or more bits sets the correspondin | g bits in the <i>GPIOn_EN2</i> register. | | | | | | 0: No effect. 1: Corresponding bits in <i>GPIOn EN2</i> register set to 1. | | #### Table 5-41: GPIO Port n Configuration Enable Atomic Clear Bit 2 Register | GPIO Port | n Configuratio | n Enable Ator | nic Clear I | Bit 2 | GPIOn_EN2_CLR | [0x007C] | |-----------|----------------|---------------|-------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------| | Bits | Field | Access | Reset | Description | | | | 31:0 | clr | R/W1 | - | | ternate Function Select Atomic Clear Bit 2<br>1 to one or more bits clears the correspondi | ing bits in the GPIOn_EN2 register. | | | | | | O: No effect. 1: Corresponding bits in <i>GPIOn EN2</i> register cleared to 0. | | ed to 0. | #### Table 5-42: GPIO Port n Hysteresis Enable Register | GPIO Po | GPIO Port n Hysteresis Enable | | | GPIOn_HYSEN | [0x00A8] | |---------|-------------------------------|--------|-------|-------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | en | RO | 0 | Reserved | | #### Table 5-43: GPIO Port n Output Drive Strength Bit 0 Register | GF | GPIO Port n Output Drive Strength Bit 0 | | | 0 | GPIOn_SRSEL | [0x00AC] | |----|-----------------------------------------|--------|--------|-------|-------------|----------| | | Bits | Field | Access | Reset | Description | | | : | 31:0 | sr_sel | R/W | 0 | Reserved | | #### Table 5-44: GPIO Port n Output Drive Strength Bit O Register | GPIO Por | GPIO Port n Output Drive Strength Bit 0 | | | GPIOn_DS0 | [0x00B0] | |----------|-----------------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | config | R/W | 0 | GPIO Output Drive Strength Selection 0 See <i>Table 5-4</i> for details on how to set the GPIO electrical characteristics. | output drive strength and other | #### Table 5-45: GPIO Port n Output Drive Strength Bit 1 Register | GPIO Port n Output Drive Strength Bit 1 | | | 1 | | GPIOn_DS1 | [0x00B4] | |-----------------------------------------|--------|--------|-----|----|-----------------------------------------------------------------------------------------------------------------|--------------------------------------| | Bits | Field | Access | Res | et | Description | | | 31:0 | config | R/W | 0 | | GPIO Output Drive Strength Selection 1 See Table 5-4 for details on how to set the Gelectrical characteristics. | GPIO output drive strength and other | #### Table 5-46: GPIO Port n Pulldown/Pullup Strength Select Register | GPIO Poi | PIO Port n Pulldown/Pullup Strength Select | | | GPIOn_PS | [0x00B8] | | |----------|--------------------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | pull_sel | R/W | 0 | GPIO Pulldown/Pullup Strength Select Selects the strength of the pullup or pulldown resistor for a pin configured for input mode. 0: Weak pulldown/pullup resistor for input pin. | | | | | | | | 1: Strong pulldown/pullup resistor for input pin. Note: Refer to the data sheet for specific electrical characteristics of the pulldown/pullup resistances. | | | Maxim Integrated Page 115 of 347 # Table 5-47: GPIO Port n Voltage Select Register | GPIO Poi | rt n Voltage Select | | | GPIOn_VSSEL | [0x00C0] | |----------|---------------------|--------|-------|-----------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | v_sel | R/W | | GPIO Supply Voltage Select Selects the voltage rail used for the pin. | | | | | | | 0: V <sub>DDIO</sub><br>1: V <sub>DDIOH</sub> | | Maxim Integrated Page 116 of 347 # 6. Flash Controller (FLC) The MAX32655 flash controller manages read, write, and erase accesses to the internal flas,h and provides the following features: - Up to 512KB total internal flash memory - 64 pages - 8,192 bytes per page - 2,048 words by 128 bits per page - 128-bit data reads and writes - Page erase and mass erase support - Write protection #### 6.1 Instances The device includes one instance of the FLC. The 512KB of internal flash memory is programmable through serial wire debug interface (in-system) or directly with software (in-application). The flash is organized as an array of 2,048 words by 128 bits, or 8,192 bytes per page. *Table 6-1* shows the page start address, and page end address of the internal flash memory. Table 6-1: MAX32655 Internal Flash Memory Organization | Instance<br>Number | Page Number | Size (per page) | Start Address | End Address | |--------------------|-------------|-----------------|---------------|-------------| | | 1 | 8,192 Bytes | 0x1000 0000 | 0x1000 1FFF | | | 2 | 8,192 Bytes | 0x1000 2000 | 0x1000 3FFF | | | 3 | 8,192 Bytes | 0x1000 4000 | 0x1000 5FFF | | FLC0 | 4 | 8,192 Bytes | 0x1000 6000 | 0x1000 7FFF | | | ••• | | ••• | | | | 63 | 8,192 Bytes | 0x1007 C000 | 0x1007 DFFF | | | 64 | 8,192 Bytes | 0x1007 E000 | 0x1007 FFFF | ## 6.2 Usage The flash controller manages write and erase operations for internal flash memory, and provides a lock mechanism to prevent unintentional writes to the internal flash. In-application and in-system programming, page erase and mass erase operations are supported. #### 6.2.1 Clock Configuration The FLC requires a 1MHz internal clock. See *Oscillator Sources* for details. Use the FLC clock divisor to generate $f_{FLCn\_CLK} = 1$ MHz, as shown in *Equation 6-1*. If using the IPO as the system clock, the *FLCn\\_CLKDIV.clkdiv* should be set to 100 (0x64). Equation 6-1: FLC Clock Frequency $$f_{FLCn\_CLK} = \frac{f_{SYS\_CLK}}{FLCn\_CLKDIV.clkdiv} = 1MHz$$ Maxim Integrated Page 117 of 347 #### 6.2.2 Lock Protection A locking mechanism prevents accidental memory writes, and erases. All writes and erase operations require the *FLCn\_CTRL.unlock* field be set to 2 prior to starting the operation. Writing any other value to this field, *FLCn\_CTRL.unlock*, results in: - The flash instance remaining locked, or, - 2. The flash instance becoming locked from the unlocked state. Note: If a write, page erase or mass erase operation is started and the unlock code was not set to 2, the flash controller hardware sets the access fail flag, FLCn\_INTR.af, to indicate an access violation occurred. #### 6.2.3 Flash Write Width The FLC supports write widths of 128-bits only. The target address bits FLCn\_ADDR[3:0] are ignored resulting in 128-bit address alignment. Table 6-2: Valid Addresses Flash Writes | | | | FLCn_ADDR[31:0] | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |---|--------------|----|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | ı | Bit Number | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 28-bit Write | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | х | Х | х | х | х | Х | х | х | Х | Х | х | х | Х | х | х | х | 0 | 0 | 0 | 0 | #### 6.2.4 Flash Write Writes to a flash address are only successful if the target address is already in its erased state. Perform the following steps to write to a flash memory address: - 1. If desired, enable the flash controller interrupts by setting the FLCn\_INTR.afie and FLCn\_INTR.doneie bits. - 2. Read the FLCn CTRL.pend bit until it returns 0. - 3. Configure the FLCn CLKDIV.clkdiv field to achieve a 1MHz frequency based on the selected SYS CLK frequency. - 4. Set the FLCn\_ADDR register to a valid target address, see Table 6-2 for details. - 5. Set FLCn\_DATA3, FLCn\_DATA2, FLCn\_DATA1, and FLCn\_DATA0 to the data to write. - a. FLCn\_DATA3 is the most significant word and FLCn\_DATA0 is the least significant word. - i. Each word of the data to write follows the little-endian format where the least significant byte of the word is stored at the lowest-numbered byte and the most significant byte is stored at the highest-numbered byte. - 6. Set the FLCn\_CTRL.unlock field to 2 to unlock the flash. - 7. Set the FLCn CTRL.wr field to 1. - a. The hardware automatically clears this field when the write operation is complete. - 8. The FLCn\_INTR.done field is set to 1 by the hardware when the write completes and an interrupt is generated if the FLCn\_INTR.doneie is set to 1. - a. If an error occurred, the FLCn\_INTR.af field is set to 1 by the hardware and an interrupt is generated if the FLCn\_INTR.afie field is set to 1. - 9. Set the FLCn CTRL.unlock field to any value other than 2 to re-lock the flash. Note: Code execution can occur within the same flash instance as targeted programming. #### 6.2.5 Page Erase CAUTION: Care must be taken to not erase the page from which the software is currently executing. Maxim Integrated Page 118 of 347 Perform the following to erase a page of a flash memory instance: - 1. If desired, enable flash controller interrupts by setting the FLCn\_INTR.afie and FLCn\_INTR.doneie bits. - 2. Read the FLCn\_CTRL.pend bit until it returns 0. - 3. Configure FLCn CLKDIV.clkdiv to match the SYS CLK frequency. - 4. Set the FLCn\_ADDR register to an address within the target page to be erased. FLCn\_ADDR[12:0] are ignored by the FLC to ensure the address is page aligned. - 5. Set FLCn CTRL.unlock to 2 to unlock the flash instance. - 6. Set FLCn\_CTRL.erase\_code to 0x55 for page erase. - 7. Set FLCn\_CTRL.pge to 1 to start the page erase operation. - 8. The FLCn\_CTRL.pend bit is set by the flash controller while the page erase is in progress and the FLCn\_CTRL.pge and FLCn\_CTRL.pend are cleared by the flash controller when the page erase is complete. - 9. FLCn\_INTR.done is set by the hardware when the page erase completes and if an error occurred, the FLCn\_INTR.af flag is set. These bits generate a flash IRQ if the interrupt enable bits are set. - 10. Set FLCn\_CTRL.unlock to any value other than 2 to re-lock the flash instance. #### 6.2.6 Mass Erase CAUTION: Care must be taken to not erase the flash from which the software is currently executing. Mass erase clears the internal flash memory on an instance basis. Perform the following steps to mass erase a single flash memory instance: - 1. Read the FLCn\_CTRL.pend bit until it returns 0. - 2. Configure FLCn\_CLKDIV.clkdiv to match the SYS\_CLK frequency. - 3. Set FLCn CTRL.unlock to 2 to unlock the internal flash. - 4. Set FLCn\_CTRL.erase\_code to 0xAA for mass erase. - 5. Set FLCn\_CTRL.me to 1 to start the mass erase operation. - 6. The FLCn\_CTRL.pend bit is set by the flash controller while the mass erase is in progress and the FLCn\_CTRL.me and FLCn\_CTRL.pend are cleared by the flash controller when the mass erase is complete. - 7. FLCn\_INTR.done is set by the flash controller when the mass erase completes and if an error occurred, the FLCn\_INTR.af flag is set. These bits generate a flash IRQ if the interrupt enable bits are set. - 8. Set FLCn\_CTRL.unlock to any value other than 2 to re-lock the flash instance. #### 6.3 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 6-3*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 6-3: Flash Controller Register Summary | Offset | Register Name | Access | Description | |----------|---------------|--------|-------------------------------------------| | [0x0000] | FLCn_ADDR | R/W | Flash Controller Address Pointer Register | | [0x0004] | FLCn_CLKDIV | R/W | Flash Controller Clock Divisor Register | | [8000x0] | FLCn_CTRL | R/W | Flash Controller Control Register | Maxim Integrated Page 119 of 347 | Offset | Register Name | Access | Description | |----------|---------------|--------|------------------------------------------| | [0x0024] | FLCn_INTR | R/W | Flash Controller Interrupt Register | | [0x0030] | FLCn_DATA0 | R/W | Flash Controller Data Register 0 | | [0x0034] | FLCn_DATA1 | R/W | Flash Controller Data Register 1 | | [0x0038] | FLCn_DATA2 | R/W | Flash Controller Data Register 2 | | [0x003C] | FLCn_DATA3 | R/W | Flash Controller Data Register 3 | | [0x0040] | FLCn_ACNTL | R/W | Flash Controller Access Control Register | | [0x0080] | FLCn_WELR0 | R/W | Flash Write/Erase Lock 0 Register | | [0x0088] | FLCn_WELR1 | R/W | Flash Write/Erase Lock 1 Register | | [0x0090] | FLCn_RLRO | R/W | Flash Read Lock O Register | | [0x0098] | FLCn_RLR1 | R/W | Flash Read Lock 1Register | # 6.3.1 Register Details Table 6-4: Flash Controller Address Pointer Register | Flash Contro | ller Address | Pointer | | FLCn_ADDR | [0x0000] | |--------------|--------------|---------|-------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | addr | R/W | 0x1000 0000 | Flash Address This field contains the target address memory address is required for all w | for a write operation. A valid internal flash rite operations. | Table 6-5: Flash Controller Clock Divisor Register | Flash Contr | oller Clock Di | visor | | FLCn_CLKDIV | [0x0004] | | | | | |-------------|----------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bits | Name | Access | Reset | Reset Description | | | | | | | 31:8 | - | RO | - | Reserved | | | | | | | 7:0 | clkdiv | R/W | 0x64 | $f_{\text{FLCn\_CLK}}$ . The FLCn peripheral clock Reset and Watchdog reset is 100, oscillator. The FLCn peripheral clock | ue in this field to generate the FLCn peripheral clock, must equal 1MHz. The default on POR, System resulting in $f_{\rm FLCn\_CLK}$ = 1MHz when IPO is the system ck is only used during erase and program functions a Clock Configuration for additional details. | | | | | Table 6-6: Flash Controller Control Register | Flash Contr | oller Control | | | FLCn_CTRL | [0x0008] | |-------------|---------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:28 | unlock | R/W | 0 | Flash Unlock Write the unlock code, 2, prior to any flash wr flash. Writing any other value to this field lock 2: Flash unlock code | · | | 27:26 | - | RO | - | Reserved | | | 25 | lve | R/W | 0 | Low Voltage Enable Set this field to 1 to enable low voltage operat 0: Low voltage operation disabled (Default). 1: Low voltage operation enabled. Note: The PWRSEQ_LPCN.ovr field must be set | | Maxim Integrated Page 120 of 347 | Flash Cont | roller Control | | | FLCn_CTRL | [0x0008] | |------------|----------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bits | Name | Access | Reset | Description | | | 24 | pend | RO | 0 | Flash Busy Flag When this field is set, writes to all flash registe ignored by the Flash Controller. This bit is clea accessible. | | | | | | | Note: If the Flash Controller is busy (FLCn_CTR operations are not allowed and result in an act of the control | | | | | | | 1: Flash busy. | | | 23:16 | - | RO | 0 | Reserved | | | 15:8 | erase_code | R/W | 0 | Erase Code Prior to an erase operation, this field must be a mass erase. The flash must be unlocked prior | · - | | | | | | This field is automatically cleared after the era | ase operation is complete. | | | | | | Ox00: Erase disabled. Ox55: Page erase code. OxAA: Enable mass erase. | | | 7:5 | - | RO | 0 | Reserved | | | 4 | width | R/W | 0 | Width Do not modify this field. | | | 3 | - | RO | 0 | Reserved | | | 2 | pge | R/W1 | 0 | Page Erase Write a 1 to this field to initiate a page erase a flash must be unlocked prior to attempting a page details. | | | | | | | The Flash Controller hardware clears this bit w | when a page erase operation is complete. | | | | | | 0: No page erase operation in process or page 1: Write a 1 to initiate a page erase. If this find progress. | | | 1 | me | R/W1 | 0 | Mass Erase Write a 1 to this field to initiate a mass erase of must be unlocked prior to attempting a mass of | - | | | | | | The Flash Controller hardware clears this bit w completes. | hen the mass erase operation | | | | | | 0: No operation.<br>1: Initiate mass erase. | | | 0 | wr | R/W10 | 0 | <b>Write</b> If this field reads 0, no write operation is pending for the flash. To initiate a write operation, set this bit to 1 and the Flash Controller writes to the address set in the <i>FLCn_ADDR</i> register. | | | | | | | 0: No write operation in process or write op<br>1: Write 1 to initiate a write operation. If thi<br>progress.<br>Note: This field is protected and cannot be set | s field reads 1, a write operation is in | | | | | | The state of the second and cumot be set | to o by application couct | Table 6-7: Flash Controller Interrupt Register | Flash Contr | oller Interrup | t | | FLCn_INTR [0x0024] | | | | | | |-------------|----------------|--------|-------|--------------------|--|--|--|--|--| | Bits | Name | Access | Reset | t Description | | | | | | | 31:10 | - | RO | 0 | Reserved | | | | | | Maxim Integrated Page 121 of 347 | Flash Contro | oller Interrup | t | | FLCn_INTR | [0x0024] | |--------------|----------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | Bits | Name | Access | Reset | Description | | | 9 | afie | R/W | 0 | Flash Access Fail Interrupt Enable Set this bit to 1 to enable interrupts on flash acces | ss failures. | | | | | | 0: Disabled<br>1: Enabled | | | 8 | doneie | R/W | 0 | Flash Operation Complete Interrupt Enable Set this bit to 1 to enable interrupts on flash oper | ations complete. | | | | | | 0: Disabled<br>1: Enabled | | | 7:2 | - | RO | 0 | Reserved | | | 1 | af | R/W0C | 0 | Flash Access Fail Interrupt Flag This bit is set when an attempt is made to write o busy or locked. Only the hardware can set this bit effect. This bit is cleared by writing a 0. | | | | | | | O: No access failure has occurred. 1: Access failure occurred. | | | 0 | done | R/W0C | 0 | Flash Operation Complete Interrupt Flag This flag is automatically set by the hardware after completes. | er a flash write or erase operation | | | | | | O: Operation not complete or not in process. I: Flash operation complete. | | # Table 6-8: Flash Controller Data 0 Register | Flash Conti | roller Data 0 | | | FLCn_DATA0 | [0x0030] | |-------------|---------------|--------|-------|-------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:0 | data | R/W | 0 | Flash Data 0<br>Flash data for bits 31:0. | | ### Table 6-9: Flash Controller Data Register 1 | Flash Conti | roller Data 1 | | | FLCn_DATA1 [0x0034] | | | |-------------|---------------|--------|-------|-------------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | 31:0 | data | R/W | 0 | Flash Data 1<br>Flash data for bits 63:32 | | | ### Table 6-10: Flash Controller Data Register 2 | Flash Controller Data 2 | | | | FLCn_DATA2 [0x0038] | | |-------------------------|------|--------|-------|-------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | 31:0 | data | R/W | 0 | Flash Data 2<br>Flash data for bits 95:64 | | ## Table 6-11: Flash Controller Data Register 3 | Flash Controller Data 3 | | | | FLCn_DATA3 [0x003C] | | |-------------------------|------|--------|-------|---------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | 31:0 | data | R/W | 0 | Flash Data 3<br>Flash data for bits 127:96. | | Maxim Integrated Page 122 of 347 # Table 6-12: Flash Controller Access Control Register | Flash Controller Access Control | | | | FLCn_ACNTL | [0x0040] | |---------------------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------|--------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | actrl | R/W | 0 | Access Control Access the information block by writing the acces Block Flash Memory for details. | s control sequence. See <i>Information</i> | # Table 6-13: Flash Write/Lock 0 Register | Flash Write/Lock 0 | | | | FLCn_WELR0 | [0x0080] | |--------------------|-------|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | eset Description | | | 31:0 | welr0 | R/W1C | OXFFFF FFFF | Flash Write/Lock Bit Each bit in this register maps to a page of the ir page 0 of the flash and FLCn_WELRO[31] maps bytes. Write a 1 to a bit position in this register is immediately locked. The page protection can reset or a POR. 0: The corresponding page of flash is write pr 1: The corresponding page of flash is not write | to page 31. Each flash page is 8,192 and the corresponding page of flash only be unlocked by an external otected. | ### Table 6-14: Flash Write/Lock 1 Register | Flash Write/Lock 1 | | | | FLCn_WELR1 [0x0088] | | |--------------------|-------|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | welr1 | R/W1C | Oxffff ff | FF Flash Write/Lock Bit Each bit in this register maps to a page of the in page 32 of the flash and FLCn_WFLR1[31] maps bytes. Write a 1 to a bit position in this register is immediately locked. The page protection can reset or a POR. 0: The corresponding flash page is write protest: The corresponding flash page is not write protest. | s to page 63. Each flash page is 8,192 and the corresponding page of flash only be unlocked by an external ected. | #### Table 6-15: Flash Read Lock O Register | Flash Read Lock 0 | | | | FLCn_RLR0 | [0x0090] | |-------------------|------|--------|-------------|-------------|----------| | Bits | Name | Access | Reset | Description | | | 31:0 | rlrO | R/W1C | OXFFFF FFFF | _ | | Maxim Integrated Page 123 of 347 Table 6-16: Flash Read Lock 1 Register | Flash Read Lock 1 | | | | FLCn_RLR1 | [0x0098] | |-------------------|------|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | set Description | | | 31:0 | rlr1 | R/W1C | OXFFFF FFF | F Read Lock Bit Each bit in this register maps to a page of the ir page 32 of the flash and FLCn_RLR1[31] maps t bytes. Write a 1 to a bit position in this register is immediately read protected. The page's read an external reset or a POR. 0: The corresponding flash page is read prote 1: The corresponding flash page is not read p | o page 63. Each flash page is 8,192 and the corresponding page of flash protection can only be unlocked by | Maxim Integrated Page 124 of 347 # 7. Debug Access Port (DAP) Some device versions might provide an Arm debug access port (DAP) that supports debugging during application development. Refer to the ordering information in the device data sheet to determine if a specific part number supports a customer-accessible DAP. Parts with a customer-accessible DAP should only be used for development and never used in a final customer product. GCR SYSST.icelock = 0 if the device provides a customer-accessible DAP. #### 7.1 Instances The DAP interface communicates through the serial wire debug (SWD) and/or JTAG interface signals shown in Table 7-1. Table 7-1: MAX32655 DAP Instances | Instance | Pin | Alternate<br>Function | SWD<br>Signal | JTAG<br>Signal | Pullup | |----------|-------|-----------------------|---------------|----------------|---------------------------------| | DAP | P0.28 | AF1 | SWDIO | N/A | $100k\Omega$ to $V_{\text{DD}}$ | | DAP | P0.29 | AF1 | SWCLK | N/A | | #### 7.2 Access Control #### 7.2.1 Factory Disabled DAP Device versions that do not provide a DAP interface have *GCR\_SYSST.icelock* = 1 set at the factory, permanently disabling the DAP interface. No software action is needed to secure these devices. #### 7.2.2 Software Accessible DAP Device versions that provide a DAP (*GCR\_SYSST.icelock* = 0) always have their interface(s) enabled and running unless the software explicitly sets *GCR\_SYSCTRL.sw\_dis* field to 1. The read-only field *GCR\_SYSST.icelock* is cleared to 0 and the software has read and write access to the *GCR\_SYSCTRL.sw\_dis* field. The *GCR\_SYSCTRL.sw\_dis* field resets to 0 after every POR to allow access to the DAP during development. Software can disable the DAP by setting the *GCR\_SYSCTRL.sw\_dis* field to 1. The only practical application for disabling the DAP is to release the interface pins to operate as standard GPIO or in one of the supported alternate function modes, in a development environment. Customers can use device versions with the DAP enabled for development but should only use device versions with the factory disabled DAP in a final product. # 7.3 Pin Configuration Instances of SWD or JTAG signals in GPIO and Alternate Function matrices are for determining which GPIO pins are associated with a signal. It is not necessary to configure a pin for an alternate function to use the DAP following a POR. By default, the pin associated with the bidirectional SWDIO/TMS signal is configured as a GPIO high-impedance input after any POR. While the DAP is in use, a pullup resistor should be connected to the SWDIO/TMS pin as shown in *Table 7-1*. The pullup ensures the signal is in a known state when control of the SWDIO/TMS pin is transferred between the host and target. The pullup resistor should be removed if the associated pin is used as a GPIO to avoid unnecessary current consumption. Maxim Integrated Page 125 of 347 # 8. Semaphores The semaphore peripheral allows multiple cores in a system to cooperate when accessing shared resources. The peripheral contains eight semaphore registers that can be atomically set and cleared. Reading the status field of a semaphore register returns the current state of the status field, and if the field is 0 automatically sets the status to 1. The semaphore status register reflects the state of each of the semaphore register's status. The status register enables checking each of the semaphore's states but is read only, it is not guaranteed that the semaphore status fields will not change after checking the status register's value. It is left to the discretion of the software architect to decide how and when the semaphores are used and how they are allocated. Existing hardware does not have to be modified for this type of cooperative sharing, and the use of semaphores is exclusively within the software domain. The semaphore peripheral includes two general purpose mailbox registers that enable communication between the RV32 and CM4 cores. Additionally, either core can generate a semaphore interrupt for either the CM4 or the RV32 providing immediate notification of communication through the mailbox registers. #### 8.1 Instances There is one instance of the semaphore peripheral, shown in Table 8-1. Table 8-1: MAX32655 Semaphore Instances | Instance | Number of<br>Semaphores | |----------|-------------------------| | SEMA | 8 | ## 8.2 Multiprocessor Communications The semaphore includes support for multicore communications through two mailbox registers and provides the ability to generate an RV32 semaphore interrupt and a CM4 semaphore interrupt. The mailbox registers, *SEMA\_MAILO* and *SEMA\_MAIL1*, are general purpose 32-bit registers. The CM4 and RV32 have read and write access to both registers. Application firmware should manage how these registers are used to prevent collisions if both cores attempt to modify the registers at the same time. #### 8.2.1 Reset Globally reset the semaphore peripheral by setting GCR\_RST1.smphr to 1. #### 8.2.2 CM4 Semaphore Interrupt Generation The SEMA\_IRQO register can generate a CM4 semaphore interrupt. Setting the SEMA\_IRQO.cm4\_irq bit to 1 and then setting the SEMA\_IRQO.en bit to 1 generates a CM4 semaphore interrupt. The CM4 interrupt handler should write the SEMA\_IRQO.en and/or the SEMA\_IRQO.cm4\_irq field(s) to 0 to clear the interrupt condition. #### 8.2.3 RV32 Semaphore Interrupt Generation The SEMA\_IRQ1 register can generate a RV32 semaphore interrupt. Setting the SEMA\_IRQ1.rv32\_irq bit to 1 and then setting the SEMA\_IRQ1.en bit to 1 generates a RV32 semaphore interrupt. The RV32 interrupt handler should write the SEMA\_IRQ1.en and/or the SEMA\_IRQ1.rv32\_irq field(s) to 0 to clear the interrupt condition. Maxim Integrated Page 126 of 347 # 8.3 Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 8-2: Semaphore Register Summary | Offset | Register | Name | |----------|------------------|--------------------------------| | [0x0000] | SEMA_SEMIPHORESO | Semaphore 0 Register | | [0x0004] | SEMA_SEMIPHORES1 | Semaphore 1 Register | | [8000x0] | SEMA_SEMIPHORES2 | Semaphore 2 Register | | [0x000C] | SEMA_SEMIPHORES3 | Semaphore 3 Register | | [0x0010] | SEMA_SEMIPHORES4 | Semaphore 4 Register | | [0x0014] | SEMA_SEMIPHORES5 | Semaphore 5 Register | | [0x0018] | SEMA_SEMIPHORES6 | Semaphore 6 Register | | [0x0020] | SEMA_SEMIPHORES7 | Semaphore 7 Register | | [0x0040] | SEMA_IRQ0 | Semaphore Interrupt 0 Register | | [0x0044] | SEMA_MAILO | Semaphore Mailbox 0 Register | | [0x0048] | SEMA_IRQ1 | Semaphore Interrupt 1 Register | | [0x004C] | SEMA_MAIL1 | Semaphore Mailbox 1 Register | | [0x0100] | SEMA_STATUS | Semaphore Status Register | ### 8.3.1 Register Details Table 8-3: Semaphore O Register | Semaphore 0 | | | | SEMA_SEMIPHORESO [0x0000] | | |-------------|--------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Bits | Field | Access | Reset | eset Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | status | * | 0 | Semaphore Status Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.statusO field. 0: Semaphore is available. 1: Semaphore is taken. | • | Table 8-4: Semaphore 1 Register | Semapho | ore 1 | | | SEMA_SEMIPHORES1 | [0x0004] | |---------|--------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | leset Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | status | * | 0 | Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.status1 field. 0: Semaphore is available. 1: Semaphore is taken. | • | Maxim Integrated Page 127 of 347 ### Table 8-5: Semaphore 2 Register | Semaphore 2 | | | | SEMA_SEMIPHORES2 [0x0008] | | | |-------------|--------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | Bits | Field | Access | Reset | set Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | status | * | 0 | Semaphore Status Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.status2 field. 0: Semaphore is available. 1: Semaphore is taken. | · | | ## Table 8-6: Semaphore 3 Register | Semaphore 3 | | | | SEMA_SEMIPHORES3 | [0x000C] | | | |-------------|--------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Bits | Field | Access | Reset | eset Description | | | | | 31:1 | - | RO | 0 | Reserved | | | | | 0 | status | * | 0 | Reading this field returns its current value as Write 0 to clear this field. Modifications to the SEMA_STATUS.status3 field. 0: Semaphore is available. 1: Semaphore is taken. | • | | | ### Table 8-7: Semaphore 4 Register | Semapho | ore 4 | | | SEMA_SEMIPHORES4 | [0x0010] | | |---------|--------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--| | Bits | Field | Access | Reset | eset Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | status | * | 0 | Semaphore Status Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.status4 field. | · · · · · · · · · · · · · · · · · · · | | | | | | | 0: Semaphore is available. 1: Semaphore is taken. | | | ### Table 8-8: Semaphore 5 Register | Semaphore 5 | | | | SEMA_SEMIPHORES5 [0x0014] | | | |-------------|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------|---|--| | Bits | Field | Access | Reset | set Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | status | * | 0 | Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.status5 field. | • | | | | | | | 0: Semaphore is available.<br>1: Semaphore is taken. | | | ### Table 8-9: Semaphore 6 Register | Semaphore 6 | | | | SEMA_SEMIPHORES6 [0x0018] | | |-------------|-------|--------|-------|---------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:1 | - | RO | 0 | Reserved | | Maxim Integrated Page 128 of 347 | Semaphore 6 | | | | SEMA_SEMIPHORES6 | [0x0018] | |-------------|--------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 0 | status | * | 0 | Semaphore Status Reading this field returns its current value at Write 0 to clear this field. Modifications to the SEMA_STATUS.status6 field. 0: Semaphore is available. 1: Semaphore is taken. | • | # Table 8-10: Semaphore 7 Register | Semaphore 7 | | | | SEMA_SEMIPHORES7 [0x001C] | | | |-------------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|---|--| | Bits | Field | Access | Reset | set Description | | | | 31:1 | - | RO | 0 | Reserved | | | | 0 | status | * | 0 | Semaphore Status Reading this field returns its current value at Write 0 to clear this field. Modifications to t SEMA_STATUS.status7 field. | • | | | | | | | 0: Semaphore is available.<br>1: Semaphore is taken. | | | ### Table 8-11: Semaphore Interrupt 0 Register | Semaphore Interrupt 0 | | | | SEMA_IRQ0 [0x0040] | | | |-----------------------|---------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:17 | - | RO | 0 | Reserved | | | | 16 | cm4_irq | R/W | 0 | CM4 Interrupt The RV32 can use this bit to communicate with the CM4 through the semaphore interrupt. The RV32 generates a semaphore interrupt for the CM4 by setting this field to 1 and also setting the SEMA_IRQ0.en bit to 1. | | | | 15:1 | - | RO | 0 | Reserved | | | | 0 | en | R/W | 0 | Interrupt Enable Set this field to enable interrupt generation | on semaphore events. | | | | | | | 0: Disabled<br>1: Enabled | | | ### Table 8-12: Semaphore Mailbox O Register | Semaphore Mailbox 0 | | | | SEMA_MAIL0 | [0x0044] | |---------------------|-------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | data | R/W | 0 | Data This register is readable and writable by both communication between the two cores. In conthe RV32 can write data to this register and semaphore interrupt. Alternately, the CM4 of the RV32 using the SEMA_IRQ1 register to go event. Note: The management of the SEMA_MAILO software. It is recommended that one mailboth CM4 to the RV32 and the other mailbox registers. | onjunction with the SEMA_IRQO register, then notify the CM4 by generating a can write to this register and then notify enerate an RV32 semaphore interrupt and SEMA_MAIL1 registers is left to the pay is used for communication from the ster is used for communication from the | Maxim Integrated Page 129 of 347 Table 8-13: Semaphore Interrupt 1 Register | Semaphore Interrupt 1 | | | | SEMA_IRQ1 | [0x0048] | |-----------------------|----------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:17 | - | RO | 0 | Reserved | | | 16 | rv32_irq | R/W | 0 | RV32 Interrupt The CM4 can use this bit to communicate with the RV32 through the semaphore interrupt. The CM4 generates a semaphore interrupt for the RV32 by setting this field to 1 and also setting the SEMA_IRQ1.en bit to 1. 0: RV32 interrupt event not active or received by RV32. 1: RV32 interrupt event is generated when the SEMA_IRQ1.en bit is also set to 1. | | | 15:1 | - | RO | 0 | Reserved | | | 0 | en | R/W | 0 | Interrupt Enable Set this field to generate a RV32 semaphore is also set to 1. The RV32 should write this b generated to prevent repeat interrupt generated. | it to 0 when a semaphore interrupt is | | | | | | 0: Disabled<br>1: Enabled | | Table 8-14: Semaphore Mailbox 1 Register | Semaphore Mailbox 1 | | | | SEMA_MAIL1 | [0x004C] | |---------------------|-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | data | R/W | 0 | Data This register is readable and writable by both communication between the two cores. In contemporary the RV32 can write data to this register and semaphore interrupt. Alternately, the CM4 of the RV32 using the SEMA_IRQ1 register to givent. Note: The management of the SEMA_MAILO software. It is recommended that one mailboth communication of the CM4 to the RV32 and the other mailbox registers. | onjunction with the SEMA_IRQO register, then notify the CM4 by generating a can write to this register and then notify enerate an RV32 semaphore interrupt and SEMA_MAIL1 registers is left to the parties is used for communication from the ster is used for communication from the | Table 8-15: Semaphore Status Register | Semaphore Status | | | | SEMA_STATUS [0x0100] | | |------------------|---------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved | | | 7 | status7 | R | 0 | Semaphore 7 Status This field mirrors the semaphore 7 status field. Reads from this field do not affect the corresponding semaphore's status field. 0: SEMA_SEMIPHORES7.status is 0. 1: SEMA_SEMIPHORES7.status is 1. | | | 6 | status6 | R | 0 | Semaphore 6 Status This field mirrors the semaphore 6 status field. Reads from this field do not affect the corresponding semaphore's status field. 0: SEMA_SEMIPHORES6.status is 0. 1: SEMA_SEMIPHORES6.status is 1. | | Maxim Integrated Page 130 of 347 | Semaphore Status | | | | SEMA_STATUS | [0x0100] | |----------------------|---------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Bits Field Access Re | | Reset | Description | | | | 5 status5 R | | R 0 Semaphore 5 Status This field mirrors the semaphore 5 status field. Reads corresponding semaphore's status field. | | eld. Reads from this field do not affect the | | | | | | | 0: SEMA_SEMIPHORES5.status is 0.<br>1: SEMA_SEMIPHORES5.status is 1. | | | 4 | status4 | R | 0 | Semaphore 4 Status This field mirrors the semaphore 4 status fiel corresponding semaphore's status field. | eld. Reads from this field do not affect the | | | | | | 0: SEMA_SEMIPHORES4.status is 0.<br>1: SEMA_SEMIPHORES4.status is 1. | | | 3 | status3 | R | 0 | Semaphore 3 Status This field mirrors the semaphore 3 status field. Reads from this field do not afficorresponding semaphore's status field. | | | | | | | 0: SEMA_SEMIPHORES3.status is 0.<br>1: SEMA_SEMIPHORES3.status is 1. | | | 2 | 2 status2 R 0 | | 0 | Semaphore 2 Status This field mirrors the semaphore 2 status field corresponding semaphore's status field. | eld. Reads from this field do not affect the | | | | | | 0: SEMA_SEMIPHORES2.status is 0.<br>1: SEMA_SEMIPHORES2.status is 1. | | | 1 | status1 | R | 0 | Semaphore 1 Status This field mirrors the semaphore 1 status field. Reads from this field do not affect the corresponding semaphore's status field. | | | | | | | 0: SEMA_SEMIPHORES1.status is 0.<br>1: SEMA_SEMIPHORES1.status is 1. | | | 0 | status0 | R | 0 | Semaphore 0 Status This field mirrors the semaphore 0 status field corresponding semaphore's status field. | eld. Reads from this field do not affect the | | | | | 0: SEMA_SEMIPHORESO.status is 0.<br>1: SEMA_SEMIPHORESO.status is 1. | | | Maxim Integrated Page 131 of 347 # 9. Standard DMA (DMA) The DMA peripheral is a hardware feature that can perform high-speed, block memory transfers of data independent of a CPU core. All DMA transactions consist of a burst read from a source location into the internal DMA FIFO followed by a burst write from the internal DMA FIFO to the destination location. DMA transfers are one of three types: - From a receive FIFO to a memory address. - To a transmit FIFO from a memory address. - From a source memory address to a destination memory address. The DMA supports multiple channels. Each channel provides the following features: - Full 32-bit source and destination addresses with 24-bit (16 Mbytes) address increment capability. - Ability to chain DMA buffers when a count-to-zero (CTZ) condition occurs. - Interrupt upon CTZ. - Up to 16 Mbytes for each DMA transfer. - 8 × 32 byte transmit and receive FIFO. - Programmable channel timeout period. - Programmable burst size. - Programmable priority levels. - Abort on error. #### 9.1 Instances There is one instance of the DMA, generically referred to as DMA. Each instance provides four channels, generically referred to as DMA\_CHn. Each instance of the DMA has a set of interrupt registers common to all its channels, and a set of registers unique to each channel instance. Table 9-1: MAX32655 DMA and Channel Instances | DMA Instance | DMA_CHn Channel Instance | |--------------|--------------------------| | | DMA_CH0 | | DMA | DMA_CH1 | | DIVIA | DMA_CH2 | | | DMA_CH3 | ## 9.2 DMA Channel Operation (DMA\_CH) #### 9.2.1 DMA Channel Arbitration and DMA Bursts The DMA peripheral contains an internal arbiter that allows enabled channels to access the AHB and move data. Once a channel is programmed and enabled, it generates a request to the arbiter immediately (for memory-to-memory DMA) or whenever its associated peripheral requests DMA (for memory-to-peripheral or peripheral-to-memory DMA). Granting is done based on priority; a higher priority request is always granted. Within a given priority level, requests are granted on a round-robin basis. The *DMA\_CHn\_CTRL.pri* field determines the DMA channel priority. When a channel's request is granted, the channel runs a DMA transfer. The arbiter grants requests to a single channel at a time. Once the DMA transfer completes, the channel relinquishes its grant. A DMA channel is enabled using the DMA CHn CTRL.en bit. Maxim Integrated Page 132 of 347 When disabling a channel, poll the *DMA\_CHn\_STATUS*.status bit to determine if the channel is truly disabled. In general, *DMA\_CHn\_STATUS*.status follows the setting of the *DMA\_CHn\_CTRL*.en bit. However, the *DMA\_CHn\_STATUS*.status bit is automatically cleared under the following conditions: - Bus error (cleared immediately) - CTZ when the DMA\_CHn\_CTRL.rlden = 0 (cleared at the end of the AHB R/W burst) - DMA\_CHn\_CTRL.en bit transitions to 0 (cleared at the end of the AHB R/W burst) Whenever *DMA\_CHn\_STATUS.status* transitions from 1 to 0, the corresponding *DMA\_CHn\_CTRL.en* bit is also cleared. If an active channel is disabled during an AHB read/write burst, the current burst is continued until completed. Only an error condition can interrupt an ongoing data transfer. #### 9.2.2 DMA Source and Destination Addressing The source and destination for DMA transfers are dictated by the request select dedicated to the peripheral instance. The DMA\_CHn\_CTRL.request field dictates the source and destination for a channel's DMA transfer as shown in Table 9-2. The DMA\_CHn\_SRC and DMA\_CHn\_DST registers hold the source and/or destination memory addresses, depending on the specific operation. The *DMA\_CHn\_CTRL.srcinc* field is ignored when the DMA source is a peripheral memory, and the *DMA\_CHn\_CTRL.dstinc* field is ignored when the DMA destination is a peripheral memory. Table 9-2: DMA Source and Destination by Peripheral | DMA_CHn_CTRL.request | Peripheral | DMA Source | DMA Destination | |----------------------|-------------------|--------------------------------|---------------------| | 0 | Memory-to-Memory | DMA_CHn_SRC | DMA_CHn_DST | | 1 | SPI1 | SPI1 Receive FIFO | DMA_CHn_DST | | 2-3 | Reserved | - | - | | 4 | UART0 | UARTO Receive FIFO | DMA_CHn_DST | | 5 | UART1 | UART1 Receive FIFO | DMA_CHn_DST | | 6 | Reserved | - | - | | 7 | I <sup>2</sup> CO | I2C0 Receive FIFO | DMA_CHn_DST | | 8 | I <sup>2</sup> C1 | I2C1 Receive FIFO | DMA_CHn_DST | | 9 | ADC | ADC Data Register | DMA_CHn_DST | | 10 | I <sup>2</sup> C2 | I2C2 Receive FIFO | DMA_CHn_DST | | 11-13 | Reserved | - | - | | 14 | UART2 | UART2 Receive FIFO | DMA_CHn_DST | | 15 | SPI0 | SPIO Receive FIFO | DMA_CHn_DST | | 16-27 | Reserved | - | - | | 28 | LPUARTO (UART3) | LPUARTO (UART3) Receive FIFO | DMA_CHn_DST | | 29 | Reserved | - | - | | 30 | I <sup>2</sup> S | I <sup>2</sup> S Data Register | DMA_CHn_DST | | 31-32 | Reserved | - | - | | 33 | SPI1 | DMA_CHn_SRC | SPI1 Transmit FIFO | | 34-35 | Reserved | - | - | | 36 | UART0 | DMA_CHn_SRC | UARTO Transmit FIFO | Maxim Integrated Page 133 of 347 | DMA_CHn_CTRL.request | Peripheral | DMA Source | DMA Destination | |----------------------|-----------------|-------------|-------------------------------| | 37 | UART1 | DMA_CHn_SRC | UART1 Transmit FIFO | | 38 | Reserved | - | - | | 39 | 12C0 | DMA_CHn_SRC | I2C0 Transmit FIFO | | 40 | I2C1 | DMA_CHn_SRC | I2C1 Transmit FIFO | | 41 | Reserved | - | - | | 42 | I2C2 | DMA_CHn_SRC | I2C2 Transmit FIFO | | 43 | Reserved | - | - | | 44 | CRC | DMA_CHn_SRC | CRC Data Register | | 45 | Reserved | - | - | | 46 | UART2 | DMA_CHn_SRC | UART2 Transmit FIFO | | 47 | SPI0 | DMA_CHn_SRC | SPI0 Transmit FIFO | | 48-59 | Reserved | - | - | | 60 | LPUARTO (UART3) | DMA_CHn_SRC | LPUARTO (UART3) Transmit FIFO | | 61 | Reserved | - | - | | 62 | 125 | DMA_CHn_SRC | I2S Data Register | | 63 | Reserved | - | - | # 9.2.3 Data Movement from Source to DMA *Table 9-3* shows the fields that control the burst movement of data into the DMA FIFO. The source is a peripheral or memory. Table 9-3: Data Movement from Source to DMA FIFO | Register/Field | Description | Comments | |-------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DMA_CHn_SRC | Source address | If the increment enable is set, this increments on every read cycle of the burst. This field is ignored when the DMA source is a peripheral. | | DMA_CHn_CNT | Number of bytes to transfer before a CTZ condition occurs | This register is decremented on each read of the burst. | | DMA_CHn_CTRL.burst_size | Burst size (1-32) | This maximum number of bytes moved during the burst read. | | DMA_CHn_CTRL.srcwd | Source width | This determines the maximum data width used during each read of the AHB burst (byte, two bytes, or four bytes). The actual AHB width might be less if <i>DMA_CHn_CNT</i> is not great enough to supply all the needed bytes. | | DMA_CHn_CTRL.srcinc | Source increments enable | Increments <i>DMA_CHn_SRC</i> . This field is ignored when the DMA source is a peripheral. | # 9.2.4 Data Movement from DMA to Destination *Table 9-4* shows the fields that control the burst movement of data out of the DMA FIFO. The destination is a peripheral or memory. Maxim Integrated Page 134 of 347 # Table 9-4: Data Movement from the DMA FIFO to Destination | Register/Field | Description | Comments | |-------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | DMA_CHn_DST | Destination address | If the increment enable is set, this increments on every write cycle of the burst. This field is ignored when the DMA destination is a peripheral. | | DMA_CHn_CTRL.burst_size | Burst size (1-32) | The maximum number of bytes moved during a single AHB read/write burst. | | DMA_CHn_CTRL.dstwd | Destination width | This determines the maximum data width used during each write of the AHB burst (one byte, two bytes, or four bytes). | | DMA_CHn_CTRL.dstinc | Destination address increment enable | Increments <i>DMA_CHn_DST</i> . This field is ignored when the DMA destination is a peripheral. | Maxim Integrated Page 135 of 347 #### 9.3 Usage Use the following procedure to perform a DMA transfer from a peripheral's receive FIFO to memory, from memory to a peripheral's transmit FIFO, or from memory to memory. - 1. Ensure DMA CHn CTRL.en, DMA CHn CTRL.rlden = 0, and DMA CHn STATUS.ctz if = 0. - 2. If using memory for the destination of the DMA transfer, configure *DMA\_CHn\_DST* to the starting address of the destination in memory. - 3. If using memory for the source of the DMA transfer, configure *DMA\_CHn\_SRC* to the starting address of the source in memory. - 4. Write the number of bytes to transfer to the *DMA\_CHn\_CNT* register. - 5. Configure the following *DMA\_CHn\_CTRL* register fields in one or more instructions. Do not set *DMA\_CHn\_CTRL.en* to 1 or *DMA\_CHn\_CTRL.rlden* to 1 in this step: - a. Configure DMA\_CHn\_CTRL.request to select the transfer operation associated with the DMA channel. - b. Configure *DMA\_CHn\_CTRL.burst\_size* for the desired burst size. - c. Configure DMA CHn CTRL.pri to set the channel priority relative to other DMA channels. - d. Configure DMA\_CHn\_CTRL.dstwd to dictate the number of bytes written in each transaction. - e. If desired, set *DMA\_CHn\_CTRL.dstinc* to 1 to enable automatic incrementing of the *DMA\_CHn\_DST* register upon every AHB transaction. - f. Configure DMA CHn CTRL.srcwd to dictate the number of bytes read in each transaction. - g. If desired, set *DMA\_CHn\_CTRL.srcinc* to 1 to enable automatic incrementing of the *DMA\_CHn\_DST* register upon every AHB transaction. - h. If desired, set *DMA\_CHn\_CTRL.dis\_ie* = 1 to generate an interrupt when the channel becomes disabled. The channel becomes disabled when the DMA transfer completes, or a bus error occurs. - i. If desired, set *DMA\_CHn\_CTRL.ctz\_ie* 1 to generate an interrupt when the *DMA\_CHn\_CNT* register is decremented to zero. - j. If using the reload feature, configure the reload registers to set the destination, source, and count for the following DMA transaction. - 1) Load the DMA\_CHn\_SRCRLD register with the source address reload value. - 2) Load the *DMA\_CHn\_DSTRLD* register with the destination address reload value. - 3) Load the DMA\_CHn\_CNTRLD register with the count reload value. - k. If desired, enable the channel timeout feature described in *Channel Timeout Detect*. Clear *DMA\_CHn\_CTRL.to\_clkdiv* to 0 to disable the channel timeout feature. - 6. Set DMA CHn CTRL.rlden to 1 to enable the reload feature if using. - 7. Set *DMA\_CHn\_CTRL.en* = 1 to immediately start the DMA transfer. - 8. Wait for the interrupt flag to become 1 to indicate the completion of the DMA transfer. ## 9.4 Count-To-Zero (CTZ) Condition When an AHB channel burst completes, a CTZ condition exists if DMA\_CHn\_CNT is decremented to 0. At this point, there are two possible responses depending on the value of the DMA\_CHn\_CTRL.rlden: - 1. If *DMA\_CHn\_CTRL.rlden* = 1, then the *DMA\_CHn\_SRC*, *DMA\_CHn\_DST*, and *DMA\_CHn\_CNT* registers are loaded from the reload registers, and the channel remains active and continues operating using the newly-loaded address/count values and previously programmed configuration values. - 2. If DMA\_CHn\_CTRL.rlden = 0, then the channel is disabled, and DMA\_CHn\_STATUS.status is cleared. Maxim Integrated Page 136 of 347 # 9.5 Chaining Buffers Chaining buffers reduces the DMA ISR response time and allows DMA to service requests without intermediate processing from the CPU. *Figure 9-1* shows the procedure for generating a DMA transfer using one or more chain buffers. Configure the following reload registers to configure a channel for chaining: - DMA\_CHn\_SRC - DMA CHn DST - DMA\_CHn\_CNT - DMA\_CHn\_SRCRLD - DMA\_CHn\_DST - DMA\_CHn\_CNTRLD Writing to any register while a channel is disabled is supported, but there are certain restrictions when a channel is enabled. The *DMA\_CHn\_STATUS.status* bit indicates if the channel is enabled or not. Because an active channel might be in the middle of an AHB read/write burst, do not write to the *DMA\_CHn\_SRC*, *DMA\_CHn\_DST*, or *DMA\_CHn\_CNT* registers while a channel is active (*DMA\_CHn\_STATUS.status* = 1). To disable any DMA channel, clear the *DMA\_INTEN.ch<n>\_ien* bit. Then, poll the *DMA\_CHn\_STATUS.status* bit to verify the channel is disabled. Maxim Integrated Page 137 of 347 Figure 9-1: DMA Block-Chaining Flowchart Maxim Integrated Page 138 of 347 #### 9.6 DMA Interrupts Enable interrupts for each channel by setting *DMA\_INTEN.ch<n>\_ien*. When an interrupt for a channel is pending, the corresponding *DMA\_INTEL.ch<n>\_ipend* = 1. Set the corresponding enable bit to cause an interrupt when the flag is set. A channel interrupt (*DMA CHn STATUS.ipend* = 1) is caused by: - DMA\_CHn\_CTRL.ctz\_ie = 1 - If enabled all CTZ occurrences set the DMA CHn STATUS.ipend bit. - DMA CHn CTRL.dis ie = 1 - If enabled, any clearing of the DMA\_CHn\_STATUS.status bit sets the DMA\_CHn\_STATUS.ipend bit. Examine the DMA\_CHn\_STATUS register to determine which reasons caused the disable. The DMA\_CHn\_CTRL.dis\_ie bit also enables the DMA\_CHn\_STATUS.to\_if bit. The DMA\_CHn\_STATUS.to\_if bit does not clear the DMA\_CHn\_STATUS.status bit. To clear the channel interrupt, write 1 to the cause of the interrupt (the *DMA\_CHn\_STATUS.ctz\_if*, *DMA\_CHn\_STATUS.to\_if* bits). When running in normal mode without buffer chaining (*DMA\_CHn\_CTRL.rlden* = 0), set the *DMA\_CHn\_CTRL.dis\_ie* bit only. An interrupt is generated upon DMA completion or an error condition (bus error or timeout error). When running in buffer chaining mode (*DMA\_CHn\_CTRL.rlden* = 1), set both the *DMA\_CHn\_CTRL.dis\_ie* and *DMA\_CHn\_CTRL.ctz\_ie* bits. The CTZ interrupts occur on completion of each DMA (count reaches zero and reload occurs). The setting of *DMA\_CHn\_CTRL.dis\_ie* ensures that an error condition generates an interrupt. If *DMA\_CHn\_CTRL.ctz\_ie* = 0, then the only interrupt occurs when the DMA completes and *DMA\_CHn\_CTRL.rlden* = 0 (final DMA). #### 9.7 Channel Timeout Detect Each channel can optionally generate an interrupt when its associated peripheral does not request a transfer in a user-configurable period. When the timeout start conditions are met, an internal 10-bit counter begins incrementing at a frequency determined by the AHB clock, *DMA\_CHn\_CTRL.to\_clkdiv*, and *DMA\_CHn\_CTRL.to\_per* shown in *Table 9-5*. A channel timeout event is generated if the timer is not reset by one of the events listed below before the timeout period expires. Table 9-5: DMA Channel Timeout Configuration | DMA_CHn_CTRL.to_clkdiv | Timeout Period (μs) | |------------------------|--------------------------------------------------------------------------| | 0 | Channel timeout disabled | | 1 | $\frac{2^8 \times [Value\ from\ DMA\_CHn\_CTRL.\ to\_per]}{f_{HCLK}}$ | | 2 | $\frac{2^{16} \times [Value\ from\ DMA\_CHn\_CTRL.to\_per]}{f_{HCLK}}$ | | 3 | $\frac{2^{24} \times [Value\ from\ DMA\_CHn\_CTRL.\ to\_per]}{f_{HCLK}}$ | Maxim Integrated Page 139 of 347 The start of the timeout period is controlled by *DMA\_CHn\_CTRL.to\_wait*: - If *DMA\_CHn\_CTRL.to\_wait* = 0, the timer begins counting immediately after *DMA\_CHn\_CTRL.to\_per* is configured to a value other than 0 and the channel is enabled. - If *DMA\_CHn\_CTRL.to\_wait* = 1, the timer begins counting when the first DMA request is received from the peripheral. The timer is reset whenever: - The DMA request line programmed for the channel is activated. - The channel is disabled for any reason (*DMA\_CHn\_STATUS.status* = 0). If the timeout timer period expires, hardware sets *DMA\_CHn\_STATUS*.to\_if = 1 to indicate a channel timeout event has occurred. A channel timeout does not disable the DMA channel. ### 9.8 Memory-to-Memory DMA Memory-to-memory transfers are processed as if the request is always active. This means that the DMA channel generates an almost constant request for the bus until its transfer is complete. For this reason, assign a lower priority to channels executing memory-to-memory transfers to prevent starvation of other DMA channels. ## 9.9 DMA Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 9-6: DMA Register Summary | Offset | Register | Description | |----------|-----------|-------------------------------| | [0x0000] | DMA_INTEN | DMA Control register | | [0x0004] | DMA_INTFL | DMA Interrupt Status register | #### 9.9.1 DMA Register Details Table 9-7: DMA Interrupt Flag Register | DMA Inte | DMA Interrupt Enable | | | DMA_INTEN | [0x0000] | |----------|----------------------|--------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | ch <n>_ien</n> | R/W | 0 | | the corresponding channel interrupt <i>n</i> in <i>DMA_INTFL</i> . In unimplemented channels should not be changed from | Maxim Integrated Page 140 of 347 Table 9-8: DMA Interrupt Enable Register | MA Interrupt Enable | | | | DMA_INTFL | [0x0004] | | |---------------------|------------------|--------|-------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | ch <n>_ipend</n> | RO | 0 | interrupt bit in the <i>DMA_CHn_STATU</i> only if the corresponding interrupt e | terrupt for the corresponding terrupt, clear the corresponding active <i>JS</i> register. An interrupt bit in this field is set nable field is set in the <i>DMA_INTEN</i> register. emented channels should be ignored. | | # 9.10 DMA Channel Registers Table 9-9: Standard DMA Channel 0 to Channel 3 Register Summary | Offset | DMA Channel | Description | |----------|-------------|---------------| | [0x0100] | DMA_CH0 | DMA Channel 0 | | [0x0120] | DMA_CH1 | DMA Channel 1 | | [0x0140] | DMA_CH2 | DMA Channel 2 | | [0x0160] | DMA_CH3 | DMA Channel 3 | ### 9.10.1 DMA Channel n Register Details See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 9-10*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 9-10: DMA Channel Registers Summary | Offset | Register | Description | | |----------|----------------|-------------------------------------------|--| | [0x0000] | DMA_CHn_CTRL | DMA Channel n Configuration Register | | | [0x0004] | DMA_CHn_STATUS | DMA Channel n Status Register | | | [0x0008] | DMA_CHn_SRC | DMA Channel n Source Register | | | [0x000C] | DMA_CHn_DST | DMA Channel n Destination Register | | | [0x0010] | DMA_CHn_CNT | DMA Channel n Count Register | | | [0x0014] | DMA_CHn_SRCRLD | DMA Channel n Source Reload Register | | | [0x0018] | DMA_CHn_DSTRLD | DMA Channel n Destination Reload Register | | | [0x001C] | DMA_CHn_CNTRLD | DMA Channel n Count Reload Register | | Maxim Integrated Page 141 of 347 Table 9-11: DMA\_CHn Control Register | DMA Cha | nnel n Control | | | DMA_CHn_CTRL | [0x0100] | | |---------|----------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31 | ctz_ie | R/W | 0 | CTZ Interrupt Enable 0: Disabled 1: Enabled. DMA_INTFL.ch <n>_ipend is set to 1 whenever a CTZ event occurs.</n> | | | | 30 | dis_ie | R/W | 0 | Channel Disable Interrupt Enable 0: Disabled 1: Enabled. DMA_INTFL.ch <n>_ipend bit is set to 1 whenever DMA_CHn_STATUS.status changes from 1 to 0.</n> | | | | 29 | - | RO | 0 | Reserved | | | | 28:24 | burst_size | R/W | 0 | Burst Size The number of bytes transferred into and out of the DMA FIFO in a single burst. 0: 1 byte 1: 2 bytes 2: 3 bytes: 31: 32 bytes | | | | 23 | - | RO | 0 | Reserved | Reserved | | | 22 | dstinc | R/W | 0 | Destination Increment Enable This bit enables the automatic increment of the DMA_CHn_DST register upon every AHB transaction. This bit is ignored for a DMA transmit to peripherals. 0: Disabled 1: Enabled | | | | 21:20 | dstwd | R/W | 0 | Destination Width Indicates the width of each AHB transaction to the destination peripheral or memory (the actual width might be less than this if there are insufficient bytes in the DMA FIFO for the full width). 0: One byte 1: Two bytes | | | | | | | | 2: Four bytes<br>3: Reserved | | | | 19 | - | RO | 0 | Reserved | | | | 18 | srcinc | R/W | 0 | Source Increment on AHB Transaction Enable This bit enables the automatic increment of the DMA_CHn_SRC register upon every AHB transaction. This bit is ignored for a DMA receive from peripherals. 0: Disabled 1: Enabled | | | | 17:16 | srcwd | R/W | 0 | Source Width Indicates the width of each AHB transaction from the source peripheral or memory. The actual width might be less than this if the DMA_CHn_CNT register indicates a smaller value. 0: One byte 1: Two bytes 2: Four bytes 3: Reserved | | | Maxim Integrated Page 142 of 347 | DMA Channel n Control | | DMA_CHn_CTRL | [0x0100] | | | |-----------------------|-----------|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | 15:14 | to_clkdiv | R/W | 0 | Timeout Timer Clock Pre-Scale Select Selects the Pre-Scale divider for the timer clock input. 0: Timer disabled. 1: \frac{f_{HCLK}}{28} 2: \frac{f_{HCLK}}{216} 3: \frac{f_{HCLK}}{224} | | | 13:11 | to_per | R/W | 0 | Timeout Period Select Selects the number of pre-scaled clocks seen by the channel timer before a timeout condition is generated. The value is approximate because of synchronization delays between timers 0: 3 to 4 1: 7 to 8 2: 15 to 16 3: 31 to 32 4: 63 to 64 5: 127 to 128 6: 255 to 256 7: 511 to 512 | | | 10 | to_wait | R/W | 0 | Request DMA Timeout Timer Wait Enable This field controls when the timeout timer starts, either immediately when the timeout timer is enabled or after the first DMA transaction occurs. 0: Start timer immediately when enabled. 1: Delay timer start until after the first DMA transaction occurs. | | | 9:4 | request | R/W | 0 | Request Select Selects the source and destination for the transfer as shown in <i>Table 9-2</i> . | | | 3:2 | pri | R/W | 0 | Channel Priority Sets the priority of the channel relative to other channels of the DMA peripheral. Channels of the same priority are serviced in a round-robin fashion. 0: High 1: Medium high 2: Medium low 3: Low | | | 1 | rlden | R/W | 0 | Reload Enable Setting this bit to 1 allows reloading the DMA_CHn_SRC, DMA_CHn_DST and DMA_CHn_CNT registers upon a CTZ. When this bit is set to 0 and a CTZ occurs, the channel is disabled and the DMA_CHn_STATUS.status bit is set to 0. 0: The channel is disabled when a CTZ occurs and the DMA_CHn_STATUS.status is set to 0. 1: Automatically reload the DMA_CHn_SRC, DMA_CHn_DST and DMA_CHn_CNT registers on a CTZ. | | Maxim Integrated Page 143 of 347 | DMA Channel n Control | | | | DMA_CHn_CTRL | [0x0100] | | |-----------------------|-------|--------|-------|--------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 0 | en | R/W | 0 | Channel Enable This bit is automatically cleared when DMA_CHn_STATUS.status changes from 1 to 0. | | | | | | | | 0: Disabled<br>1: Enabled | | | ### Table 9-12: DMA Status Register | DMA Channel n Status | | | DMA_CHn_STATUS [0x0104] | | | | |----------------------|---------|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:7 | - | RO | 0 | Reserved | | | | 6 | to_if | R/W1C | 0 | Timeout Interrupt Flag Timeout. Write 1 to clear. | | | | | | | | 0: No time out. 1: A channel time out has occurr | 0: No time out. 1: A channel time out has occurred. | | | 5 | - | RO | 0 | Reserved | | | | 4 | bus_err | R/W1C | 0 | Bus Error If this bit reads 1, an AHB abort occurred and the channel was disabled by the hardware. Write 1 to clear. | | | | | | | | 0: No error found.<br>1: An AHB bus error occurred . | | | | 3 | rld_if | R/W1C | 0 | Reload Interrupt Flag Reload. Write 1 to clear. | | | | | | | | 0: Reload has not occurred.<br>1: Reload occurred. | | | | 2 | ctz_if | R/W1C | 0 | CTZ Interrupt Flag Write 1 to clear. | | | | | | | | 0: CTZ has not occurred.<br>1: CTZ has occurred. | | | | 1 | ipend | RO | 0 | Channel Interrupt Pending 0: No interrupt. 1: Interrupt pending. | | | | 0 | status | RO | 0 | Channel Status This bit indicates when it is safe to change the configuration, address, and count registers for the channel. | | | | | | | | Whenever this bit is cleared by the cleared. | e hardware, the DMA_CHn_CTRL.en bit is also | | | | | | | 0: Disabled<br>1: Enabled | | | Maxim Integrated Page 144 of 347 Table 9-13: DMA Channel n Source Register | DMA Cha | nnel n Source | | | DMA_CHn_SRC | [0x0108] | |---------|---------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | addr | R/W | 0 | 1 ' ' | I address field is either ignored or forced to e one location to read/write data based on the | | | | | | If <i>DMA_CHn_CTRL.srcinc</i> = 1, then this register is incremented on each AHB transfer cycle by one, two, or four bytes depending on the data width. | | | | | | | If DMA_CHn_CTRL.srcinc = 0, this register remains constant. | | | | | | | If a CTZ condition occurs while <i>DMA_CHn_CTRL.rlden</i> = 1, then this register is reloaded with the contents of the <i>DMA_CHn_SRCRLD</i> register. | | ### Table 9-14: DMA Channel n Destination Register | DMA Cha | DMA Channel n Destination | | | DMA_CHn_DST | [0x010C] | |---------|---------------------------|--------|-------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | addr | R/W | 0 | | al address field is either ignored or forced nave one location to read/write data based | | | | | | | n this register is incremented on every AHB bytes depending on the data width. | | | | | | If a CTZ condition occurs while DN reloaded with the contents of the | MA_CHn_CTRL.rlden = 1, then this register is<br>DMA_CHn_DSTRLD register. | ## Table 9-15: DMA Channel n Count Register | DMA Chanr | DMA Channel n Count | | | DMA_CHn_CNT | [0x0110] | |-----------|---------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Bits | Field | Access | Reset | eset Description | | | 31:24 | - | RO | 0 | Reserved | | | 23:0 | cnt | R/W | 0 | DMA Counter Load this register with the number of bytes to transfer. This field decreases on every AHB access to the DMA FIFO. The decrement is one, two, or four bytes depending on the data width. When the counter reaches 0, a CTZ condition is triggered. | | | | | | | If a CTZ condition occurs while <i>DMA</i> reloaded with the contents of the <i>D</i> | _CHn_CTRL.rlden = 1, then this register is<br>MA_CHn_CNTRLD.cnt_rld field. | ## Table 9-16: DMA Channel n Source Reload Register | DMA Channel n Source Reload | | | | DMA_CHn_SRCRLD | [0x0114] | |-----------------------------|-------|--------|------|-------------------------------------------------------------------------------------------------|------------------------------------------------| | Bits | Field | Access | Rese | t Description | | | 31 | - | RO | 0 | 0 Reserved | | | 30:0 | addr | R/W | 0 | Source Address Reload Value If DMA_CHn_CTRL.rlden = 1, then th DMA_CHn_SRC upon a CTZ condition | ne value of this register is loaded into<br>n. | Maxim Integrated Page 145 of 347 ## Table 9-17: DMA Channel n Destination Reload Register | DMA Cha | DMA Channel n Destination Reload | | | | DMA_CHn_DSTRLD | [0x0118] | |---------|----------------------------------|--------|-----|-------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------| | Bits | Field | Access | Res | Reset Description | | | | 31 | - | RO | 0 | ) | Reserved | | | 30:0 | addr | R/W | 0 | ) | Destination Address Reload Value If DMA_CHn_CTRL.rlden = 1, then th DMA_CHn_DST upon a CTZ conditio | e value of this register is loaded into<br>n. | ## Table 9-18: DMA Channel n Count Reload Register | DMA Chan | DMA Channel n Count Reload | | | | DMA_CHn_CNTRLD | [0x011C] | |----------|----------------------------|--------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Rese | eset Description | | | | 31:24 | - | RO | 0 | | Reserved | | | 23:0 | cnt | R/W | 0 | | Count Reload Value If DMA_CHn_CTRL.rlden = 1, then the value of this register is loaded into DMA_CHn_CNT upon a CTZ condition. | | Maxim Integrated Page 146 of 347 # 10. Analog-to-Digital Converter (ADC) and Comparators The ADC is a 10-bit sigma-delta ADC with a single-ended input multiplexer and an integrated reference generator. The multiplexer selects an input channel from either of the 8 external analog input signals or the internal power supply inputs. The external analog input signals are defined as alternate functions on GPIO as shown in *Table 10-1*. The 10-bit ADC conversions are stored as a 16-bit value selectable as most-significant bit (MSB) or least-significant bit (LSB) aligned. The 8 external analog inputs can be configured by the software as 4 two-input comparators with interrupt capabilities. Comparator 0, COMPO, is configurable to wake the device from *SLEEP*, *LPM*, *UPM*, *STANDBY*, and *BACKUP*. The remaining three comparators, COMP1, COMP2, and COMP3, are configurable as wakeup sources from *SLEEP*, *LPM*, and *UPM*. #### 10.1 Features - Maximum 8MHz ADC clock rate. - Two reference source options: - ◆ An internal 1.22V bandgap. - $\frac{V_{DDA}}{2}$ supply. - 8 external analog inputs configurable as 4 two-input comparators. - 8 internal power supply monitor inputs. - Fixed 10-bit word conversion time of 1024 ADC clock cycles. - Programmable out-of-range (limit) detection. - Interrupt generation for limit detection, conversion start, conversion complete, and internal reference powered on. - Serial ADC data measurements. - ADC conversion 10-bit output either MSB or LSB aligned. ### 10.2 Instances Table 10-1: MAX32655 ADC Input Pins for the 81-CTBGA Package | Function | 81 CTBGA<br>Pin | 81 CTBGA<br>Alternate Function | |------------|-----------------|--------------------------------| | AINO/AINON | P2.0 | AF1 | | AIN1/AIN0P | P2.1 | AF1 | | AIN2/AIN1N | P2.2 | AF1 | | AIN3/AIN1P | P2.3 | AF1 | | AIN4/AIN2N | P2.4 | AF1 | | AIN5/AIN2P | P2.5 | AF1 | | AIN6/AIN3N | P2.6 | AF1 | | AIN7/AIN3P | P2.7 | AF1 | Maxim Integrated Page 147 of 347 ### 10.3 Architecture The ADC is a first-order sigma-delta converter with a 10-bit output. The ADC operates at a maximum frequency of 8MHz with a fixed-sample rate as shown in *Equation 10-1*. Details of selecting the ADC clock frequency, *fadcclk*, are covered in the *Clock Configuration* section. Equation 10-1: ADC 10-bit Word Sample Rate $$t_{adc\_sample} = 1024 \times \left(\frac{1}{f_{adcclk}}\right)$$ The ADC offset is factory trimmed and automatically loaded into the ADC controller during system power-up. The ADC uses a switched capacitor network to perform the conversion; this results in dynamic switching current and requires settling time for the external analog input signals (AINO – AIN7). This dynamic switching current sets the upper limit of the source impedance of the external analog input signals to approximately $10k\Omega$ . The ADC supports a gain of $2 \times to$ provide additional conversion resolution if the input signals are less than half the reference voltage. Figure 10-1: Analog-to-Digital Converter Block Diagram Maxim Integrated Page 148 of 347 ### 10.4 Clock Configuration The ADC clock, *adcclk*, is controlled by the *GCR\_PCLKDIV.adcfrq* register field. Configure this field to achieve the target ADC sample frequency. The maximum clock frequency supported by the ADC is 8MHz. The divisor selection, *GCR\_PCLKDIV.adcfrq*, for the ADC depends on the peripheral clock. *Equation 10-2* shows the calculation for the ADC clock. Equation 10-2: ADC Clock Frequency $$f_{adcclk} = \frac{f_{PCLK}}{GCR\_PCLKDIV.adcfrq}$$ The $GCR\_PCLKDIV.adcfrq$ field setting must result in a value for $f_{adcclk} \leq 8MHz$ as shown in Table~10-2 with IPO set as the system clock. Table 10-2: MAX32655 ADC Clock Frequency and ADC Conversion Time with the System Clock set to the IPO | GCR_PCLKDIV.adcfrq | ADC Clock Frequency (Hz) $f_{adcclk}$ | 10-Bit Word Conversion Time ( $\mu$ s) $t_{adc\_sample}$ | |--------------------|---------------------------------------|----------------------------------------------------------| | 0 – 7 | Invalid | Invalid | | 8 | 6,250,000 | 164 | | 9 | 5,555,555 | 184 | | 10 | 5,000,000 | 205 | | 11 | 4,545,454 | 225 | | 12 | 4,166,666 | 246 | | 13 | 3,846,153 | 266 | | 14 | 3,571,428 | 287 | | 15 | 3,333,333 | 307 | ## 10.5 Power-Up Sequence Complete the following steps to configure the ADC: - 1. Disable the ADC clock by setting the ADC\_CTRL.clk\_en field to 0. - 2. Set the ADC clock (fadcclk) using the GCR PCLKDIV.adcfrq field. See Clock Configuration for details. - 3. Enable the ADC clock by setting the ADC\_CTRL.clk\_en field to 1 - 4. Clear the ADC reference ready interrupt flag by writing a 1 to ADC\_INTR.ref\_ready\_if. - 5. Optionally enable the ADC reference ready interrupt by setting the ADC\_INTR.ref\_ready\_ie field to 1 and enable the ADC interrupt handler (ADC\_IRQHandler). - 6. Select one of the following ADC reference sources: - a. Internal 1.22V bandgap reference (ADC\_CTRL.ref\_sel = 0). - b. $\frac{V_{DDA}}{2}$ reference (ADC\_CTRL.ref\_sel = 1). - 7. Complete the following steps to enable power to the ADC and optionally the internal ADC reference: - a. Set ADC CTRL.pwr to 1 to turn on the ADC. - b. Set ADC CTRL.refbuf pwr to 1 to turn on the internal reference buffer If using the internal reference. - c. Wait until hardware sets the ADC\_INTR.ref\_ready\_if field to 1 indicating the internal reference is fully powered on and ready. - d. Clear the ADC reference ready interrupt flag by writing 1 to ADC\_INTR.ref\_ready\_if. - e. Optionally disable the ADC reference ready interrupt by clearing the ADC\_INTR.ref\_ready\_ie field to 0. Maxim Integrated Page 149 of 347 #### 10.6 Conversion After the power-up sequence is complete, the ADC is ready for data conversion. Complete the following steps to perform a data conversion. - Select the ADC input channel for the conversion by setting the ADC\_CTRL.ch\_sel field. See ADC Channel Select for details. - 2. Optionally set input and reference scaling. See *Scale Limitations for All Other Input Channels* for details on each input channel's scale requirements. - 3. Set the data alignment for the conversion output data using the ADC\_CTRL.data\_align field. - a. 0 for LSB alignment or 1 for MSB alignment. See *Table 10-3* for alignment details of the *ADC\_DATA* register. - 4. Clear the ADC done interrupt flag by writing 1 to the ADC\_INTR.done\_if field. - 5. Optionally enable the ADC done interrupt (*ADC\_INTR.done\_ie* = 1) and enable the ADC interrupt vector (ADC\_IRQHandler). - 6. Start the ADC conversion by setting the ADC CTRL.start field to 1. - 7. Poll the ADC\_INTR.done\_if flag until it reads 1 or wait for the ADC interrupt to occur if enabled. - 8. Read the data from the *ADC\_DATA.data* field and clear the ADC done interrupt flag by writing 1 to the *ADC\_INTR.done\_if* field. ### 10.6.1 Data Conversion Output Alignment The ADC outputs a total of 10-bits per conversion and stores the data in the DATA register LSB justified by default. *Table* 10-3 shows the ADC data alignment based on the value of the ADC CTRL data align bit. Table 10-3: ADC Data Register Alignment Options #### 10.6.2 Data Conversion Value Equations Use the following equations to calculate the ADC data value for a conversion for the selected channel. If using the internal reference, $V_{REF} = 1.22V$ ; otherwise $V_{REF} = V_{DDA}$ . Equation 10-3: ADC Data Calculation for Input Signal ADC CTRL.ch sel = 0 through 7 (AINO - AIN7) $$ADC\_DATA = round \left\{ \left( \frac{\left( \frac{Input\ Signal}{2^{scale}*(adc\_divsel+1)} \right)}{\left( \frac{V_{REF}}{2^{ref\_scale}} \right)} \right) \times (2^{10}-1) \right\}$$ Note: Must satisfy Equation 10-6. Maxim Integrated Page 150 of 347 Equation 10-4: ADC Data Equation for Input Signal ADC\_CTRL.ch\_sel = 8 through 12 (Vcorea, Vcoreb, Vrxout, Vtxout, Vdoa) $$ADC\_DATA = round \left\{ \left( \frac{\left( \frac{lnput\ Signal}{2^{scale}} \right)}{\left( \frac{V_{REF}}{2^{ref\_scale}} \right)} \right) \times (2^{10} - 1) \right\}$$ *Note: See Table 10-4 for limitations.* Equation 10-5: ADC Data Calculation Input Signal ADC\_CTRL.ch\_sel = 14 through 16 (VDDIO, VDDIOH, VREGI) $$ADC\_DATA = round \left\{ \left( \frac{\left( \frac{Input \, Signal}{4}}{2 \, scale} \right)}{\left( \frac{V_{REF}}{2^{ref\_scale}} \right)} \right) \times (2^{10} - 1) \right\}$$ Note: See Table 10-4 for limitations. ## 10.7 Reference Scaling and Input Scaling For small signals, the ADC input, ADC reference, or both can be scaled by 50%. This enables flexibility to achieve better resolution on the ADC conversion. Each input channel supports the default of no scaling of the input (ADC\_CTRL.scale = 0) and no scaling of the reference (ADC\_CTRL.ref\_scale = 0). The following sections describe the scale options for each of the ADC input channels. #### 10.7.1 AINO – AIN7 Scale Limitations The external inputs, AINO through AIN7, support scaling of the input by 50%, the reference by 50%, or both by 50%. Also, the scaling can further be modified by additional factors of 2, 3, or 4 as defined by *ADC\_CTRL.adc\_divsel*. The scale settings for the given input signal and reference must satisfy *Equation 10-6* to be valid: Equation 10-6: Input and Reference Scale Requirements Equation $$\frac{AINn}{2^{scale}} < \frac{V_{REF}}{2^{ref\_scale}}$$ ### 10.7.2 Scale Limitations for All Other Input Channels For the remaining internal input channels, the scale settings must either both be disabled, or both be enabled as shown in *Table 10-4*. Table 10-4: MAX32655 Input and Reference Scale Support by ADC Input Channel | ADC Channel | ADC Input<br>Signal | ADC_CTRL.scale | ADC_CTRL.ref_scale | |-------------|---------------------|----------------|--------------------| | 8 | 17 | 0 | 0 | | 0 | $V_{COREA}$ | 1 | 1 | | 9 | $V_{COREB}$ | 0 | 0 | | 9 | | 1 | 1 | | 10 | $V_{RXOUT}$ | 0 | 0 | | 10 | | 1 | 1 | | 11 | 17 | 0 | 0 | | 11 | $V_{TXOUT}$ | 1 | 1 | | 12 | 17 | 0 | 0 | | 12 | $V_{DDA}$ | 1 | 1 | Maxim Integrated Page 151 of 347 | ADC Channel | ADC Input<br>Signal | ADC_CTRL.scale | ADC_CTRL.ref_scale | |-------------|---------------------|----------------|--------------------| | 14 | $V_{DDIO}$ | 0 | 0 | | 14 | 4 | 1 | 1 | | 15 | $V_{DDIOH}$ | 0 | 0 | | 15 | 4 | 1 | 1 | | 16 | $V_{REGI}$ | 0 | 0 | | 16 | 4 | 1 | 1 | # 10.8 Data Limits and Out of Range Interrupts Channel limits are implemented to minimize power consumption for power supply monitoring. The ADC includes four limit registers, *ADC\_LIMIT0* to *ADC\_LIMIT3*, that are used to set a high limit, low limit, and the ADC channel number to apply the limits against. A block diagram of the limit engine for each of the four limit registers is shown in *Figure 10-2*. Maxim Integrated Page 152 of 347 Figure 10-2: ADC Limit Engine When a measurement is taken on the ADC, the limit engine determines if the channel measured matches one of the channels selected by the limit registers. If it does and the data converted is above or below the high or low limit, an interrupt flag is set resulting in an ADC interrupt if the interrupt is enabled. Maxim Integrated Page 153 of 347 Complete the following steps to enable a high and low limit for an ADC input channel using the *ADC\_LIMITO* register. Perform these steps after the ADC is configured for measurement, and the configuration is identical for all four limit registers except for the limit register name: - 1. Verify the ADC is not actively taking a measurement by checking ADC STATUS.active until it reads 0. - 2. Set ADC\_LIMITO.ch\_sel field to the selected channel for the high and low limit. - 3. Set the high limit, *ADC\_LIMITO.ch\_hi\_limit*, to the selected 10-bit trip point. When enabled, an ADC measurement greater than this field on the channel selected (*ADC\_LIMITO.ch\_sel*) generates an ADC interrupt. - 4. Set the low limit, *ADC\_LIMITO.ch\_lo\_limit*, to the selected 10-bit low trip point. When enabled, an ADC measurement lower than this field on the channel selected (*ADC\_LIMITO.ch\_sel*) generates an ADC interrupt. - 5. Enable the high limit, the low limit, or both interrupt signals by writing a 1 to ADC\_LIMITO.ch\_high\_limit\_en, ADC\_LIMITO.ch\_low\_limit\_en, or both. Note: Each limit register is independently enabled for high- and low-limit interrupts. - Clear the ADC interrupt high and low interrupt flags by writing 1 to ADC\_INTR.hi\_limit\_if and ADC\_LIMITO.lo\_limit\_if. - 7. Enable the high, low, or both interrupts for the ADC by setting ADC\_INTR.hi\_limit\_if to 1, ADC\_INTR.lo\_limit\_ie to 1, or both. - 8. If an ADC conversion occurs above or below the enabled limits, an ADC\_IRQ is generated with the ADC\_LIMITO.adc\_high\_limit\_if, ADC\_LIMITO.adc\_low\_limit\_if, or both set to 1. The ADC\_CTRL.ch\_sel value indicates the channel that caused the interrupt, and the value of the ADC conversion that is out of bounds is in the ADC\_DATA.data field. ## 10.9 Power-Down Sequence Complete the following steps to power-down the ADC: - 1. Set ADC CTRL.pwr to 0, disabling the ADC converter power. - 2. Set ADC CTRL.refbuf pwr to 0, disabling the internal reference buffer power. - 3. Set ADC\_CTRL.clk\_en to 0, disabling the ADC internal clock. #### 10.10 Comparator Operation ### 10.10.1 Comparator 0 Usage Comparator 0 is controlled individually using the MCR\_CMP0\_CTRL register. Enable comparator 0 by setting the MCR\_CMP0\_CTRL.en field to 1. Comparator 0s output is readable using the MCR\_CMP0\_CTRL.out. Enable interrupt events for comparator 0 by setting the MCR\_CMP0\_CTRL.int\_en field to 1. Interrupts for comparator 0 occur when the output changes to its active state. The active state is controlled using the MCR\_CMP0\_CTRL.pol field. When the output state is active, the hardware automatically sets the MCR\_CMP0\_CTRL.if flag to 1. To clear the interrupt flag, write 1 to MCR\_CMP0\_CTRL.if. ### 10.10.2 Low-Power Comparators 1, 2, and 3 Usage Comparator 1, 2, and 3 are controlled using the low-power comparator, LPCOMPn, registers. Maxim Integrated Page 154 of 347 #### 10.10.3 Using Comparator 0 as a Wakeup Source After configuring comparator 0, configure it as a wakeup source from *SLEEP*, *LPM*, *UPM*, *STANDBY*, and *BACKUP* by performing the following steps: - 1. Enable comparator wakeup events by setting GCR PM.aincomp we to 1. - 2. Enable comparator 0 as a wakeup source by setting PWRSEQ\_LPPWST.comp0 to 1. - 3. If desired, provide an IRQ handler for the comparators (LPCOMP IRQHandler). After the device exists a low-power mode, determine if the wakeup event was the result of comparator 0 by checking the PWRSEQ\_LPPWST.comp0 and the MCR\_CMP0\_CTRL.if. Wakeup events generated by comparator 0 from STANDBY and BACKUP mode result in the PWRSEQ\_LPPWST.comp0 bit being set. Write 1 to clear the PWRSEQ\_LPPWST.comp0 bit and the MCR\_CMP0\_CTRL.if bit. ### 10.10.4 Low-Power Comparators 1, 2, and 3 Wakeup Wake up from the low-power comparators, *LPCOMPn*, by setting *PWRSEQ\_LPPWST.lpcomp* bit to 1. If any of the three low-power comparators (*LPCOMPn*) cause the device to wake up, the specific comparator's interrupt flag is set to 1. Inspection of each comparator's interrupt flag identifies which comparator resulted in the wakeup event. See *LPCOMPn.if* for details. Enable wakeup events from the low-power comparators by setting the *GCR\_PM.aincomp\_we* field to 1. If a comparator event occurs and wakes the device from a low-power operating mode, the *PWRSEQ\_LPPWST.comp* field is set to 1. Clear the comparator wakeup status flag by writing 1 to *PWRSEQ\_LPPWST.comp*. Note: Comparator 0, if enabled, wakes the device from SLEEP, LPM, UPM, STANDBY, and BACKUP. Comparators 1, 2, and 3, if enabled, wake the device from SLEEP, LPM, and UPM. ## 10.11 ADC Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 10-5: ADC Registers Summary | Offset | Name | Description | | | | |----------|------------|--------------------------------|--|--|--| | [0x0000] | ADC_CTRL | ADC Control Register | | | | | [0x0004] | ADC_STATUS | ADC Status Register | | | | | [0x0008] | ADC_DATA | ADC Output Data Register | | | | | [0x000C] | ADC_INTR | ADC Interrupt Control Register | | | | | [0x0010] | ADC_LIMIT0 | ADC Limit 0 Register | | | | | [0x0014] | ADC_LIMIT1 | ADC Limit 1 Register | | | | | [0x0018] | ADC_LIMIT2 | ADC Limit 2 Register | | | | | [0x001C] | ADC_LIMIT3 | ADC Limit 3 Register | | | | #### 10.11.1 ADC Register Details Table 10-6: ADC Control Register | ADC Con | ADC Control ADC_CTRL | | | [0x0000] | | |---------|----------------------|--------|-------|-------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:21 | - | DNM | 0x50 | Reserved, Do Not Modify | | Maxim Integrated Page 155 of 347 | ADC Con | trol | | | ADC_CTRL | | | [0x0000] | | | | |---------|------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-------------|--|--|--| | Bits | Field | Access | Reset | Description | | | | | | | | 20 | data_align | R/W | 0 | ADC Data Alignment Selects the alignment of the 16-bit data conversion stored in the DATA register. 0: Data is LSB justified in 16-bit DATA register. DATA[15:10] = 0. 1: Data is MSB justified in 16-bit DATA register. DATA[5:0] = 0. | | | | | | | | 19 | - | RO | 0 | Reserved | | | | | | | | 18:17 | adc_divsel | R/W | 0 | External Input Scale Scales the external inputs, AINO-AIN7. All eight of external inputs are scaled by the same value 0x0: No scaling. 0x1: Divide by 2. 0x2: Divide by 3. 0x3: Divide by 4. | | | | | | | | 16:12 | ch_sel | R/W | 0 | ADC Channel S | | | | | | | | | _ | | | Selects the act | ive channel for | the next ADC | conversion. | | | | | | | | | ch_sel | ADC Channel | Input | | | | | | | | | | 0 | 0 | AIN0 | | | | | | | | | | 1 | 1 | AIN1 | | | | | | | | | | 2 | 2 | AIN2 | | | | | | | | | | 3 | 3 | AIN3 | | | | | | | | | | 4 | 4 | AIN4 | | | | | | | | | | 5 | 5 | AIN5 | | | | | | | | | | 6 | 6 | AIN6 | | | | | | | | | | 7 | 7 | AIN7 | | | | | | | | | | 8 | 8 | V <sub>COREA</sub> | | | | | | | | | | 9 | 9 | Vcoreb | | | | | | | | | | 10 | 10 | $V_{RXOUT}$ | | | | | | | | | | 11 | 11 | Vтхоит | | | | | | | | | | 12 | 12 | V <sub>DDA</sub> | | | | | | | | | | 13 | 13 | - | | | | | | | | | | 14 | 14 | $\frac{V_{DDIO}}{4}$ | | | | | | | | | | 15 | 15 | $\frac{V_{DDIOH}}{4}$ | | | | | | | | | | 16 | 16 | $\frac{V_{REGI}}{4}$ | | | | | | | | | | 17 - 31 | Reserved | Reserved | | | | | | 11 | clk_en | R/W | 0 | ADC Clock Enable 0: Disabled 1: Enabled | | | | | | | | 10 | - | RO | 0 | Reserved | | | | | | | | 9 | scale | R/W | 0 | ADC Input Scale Scales ADC input by 50 percent. | | | | | | | | | | | | 0: ADC input is not scaled. 1: ADC input is scaled by ½. | | | | | | | | | | | | Note: See Reference Scaling and Input Scaling for valid settings for each ADC input. | | | | | | | Maxim Integrated Page 156 of 347 | ADC Con | trol | | | ADC_CTRL | [0x0000] | | | |---------|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 8 | ref_scale | R/W | 0 | Reference Scale<br>Scales the internal bandgap referen | nce by 50 percent. | | | | | | | | | 0: Internal bandgap reference is not scaled. 1: Internal bandgap reference is scaled by ½. | | | | | | | | Note: See Reference Scaling and Inp | out Scaling for valid settings for each ADC input | | | | 7:5 | - | RO | 0 | Reserved | | | | | 4 | ref_sel | R/W | 0 | ADC Reference Select 0: Internal bandgap reference. 1: $\frac{V_{DD}}{2}$ reference. | | | | | 3 | refbuf_pwr | R/W | 0 | Reference Buffer Power Enable 0: Disabled 1: Enabled | | | | | 2 | - | RO | 0 | Reserved | | | | | 1 | pwr | R/W | 0 | ADC Power Enable 0: Disabled 1: Enabled | | | | | 0 | start | R/W | 0 | Start ADC Conversion Write this bit to 1 to start an ADC conversion. When the conversion is complete, the hardware automatically sets this bit to 0 indicating the conversion is complete. | | | | | | | | | 0: ADC inactive or data conversion 1: Starts an ADC conversion or AD | · | | | ## Table 10-7: ADC Status Register | ADC Stat | tus | | | ADC_STATUS [0x0004] | | | |----------|-------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--| | Bits | Field | Access | Reset | Description | | | | 31:4 | - | RO | 0 | Reserved | | | | 3 | overflow | RO | 0 | ADC Overflow Flag 0: No overflow on last conversion 1: Overflow on last conversion | on | | | 2 | afe_pwr_up_active | RO | 0 | ADC Power-Up State This field is set to 1 when the ADC charge pump is powering up. 0: AFE is not in power-up delay. 1: AFE is currently in the power-up delay state. | | | | 1 | - | RO | 0 | Reserved | | | | 0 | active | RO | 0 | ADC Conversion in Progress 0: ADC is idle. 1: ADC conversion is in progres. | s. | | ## Table 10-8: ADC Data Register | ADC Data | | | | ADC_DATA | [0x0008] | |----------|-------|--------|-------|--------------------------------------------|------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:16 | = | RO | 0 | Reserved | | | 15:0 | data | RO | - | ADC Data This field holds the ADC conversi | on output data. See section <i>Conversion</i> for details. | ## Table 10-9: ADC Interrupt Control Register | ADC Inte | rrupt Control | | | ADC_INTR | [0x000C] | |----------|---------------|--------|-------|-------------|----------| | Bits | Field | Access | Reset | Description | | | 31:23 | = | RO | 0 | Reserved | | Maxim Integrated Page 157 of 347 | ADC Inte | rrupt Control | | | ADC_INTR [0x000C] | | | |----------|---------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 22 | pending | RO | 0 | ADC Interrupt Pending 0: No ADC interrupt pending. 1: At least one ADC interrupt is pending, and the corresponding interrupt enable bit is set. | | | | 21 | = | RO | 0 | Reserved | | | | 20 | overflow_if | R/W1C | 0 | ADC Overflow Interrupt Flag 1: The last conversion resulted | in an overflow | | | 19 | lo_limit_if | R/W1C | 0 | ADC Low Limit Interrupt Flag 1: The last conversion resulted registers. | in a low-limit condition for one of the limit | | | 18 | hi_limit_if | R/W1C | 0 | ADC High Limit Interrupt Flag 1: The last conversion resulted registers. | in a high-limit condition for one of the limit | | | 17 | ref_ready_if | R/W1C | 0 | ADC Reference Ready Interrupt Flag 0: Not Ready 1: Ready. | | | | 16 | done_if | R/W1C | 0 | ADC Conversion Complete Interrupt Flag Set by the ADC hardware when an ADC conversion is complete. | | | | 15:5 | | RO | 0 | 1: ADC conversion complete Reserved | | | | 4 | overflow_ie | R/W | 0 | ADC Overflow Interrupt Enable 0: Disabled. | when hardware sets ADC_INTR.overflow_if. | | | 3 | lo_limit_ie | R/W | 0 | ADC Low Limit Interrupt Enable 0: Disabled. 1: Enables interrupt assertion v | when hardware sets the ADC_INTR.lo_limit_if. | | | 2 | hi_limit_ie | R/W | 0 | ADC High Limit Interrupt Enable 0: Disabled. 1: Enables interrupt assertion when hardware sets ADC_INTR.lo_limit_if. | | | | 1 | ref_ready_ie | R/W | 0 | ADC Reference Ready Interrupt Enable 0: Disabled. 1: Enables interrupt assertion when hardware sets ADC_INTR.ref_ready_if. | | | | 0 | done_ie | R/W | 0 | ADC Conversion Complete 0: Disabled. 1: Enables interrupt assertion v | when hardware sets ADC_INTR.done_if. | | ## Table 10-10: ADC Limit 0 to 3 Registers | ADC Limi | it 0 | | | ADC_LIMIT0 | [0x0010] | | | |----------|----------------|--------|-------|-------------------|--------------|--|--| | ADC Lim | it 1 | | | ADC_LIMIT1 | [0x0014] | | | | ADC Lim | it 2 | | | ADC_LIMIT2 | [0x0018] | | | | ADC Lim | it 3 | | | ADC_LIMIT3 | [0x001C] | | | | Bits | Field | Access | Reset | Reset Description | | | | | 31:30 | - | RO | 0 | 0 Reserved | | | | | 29 | ch_hi_limit_en | R/W | 0 | * | <del>-</del> | | | Maxim Integrated Page 158 of 347 | it 0 | | | ADC_LIMIT0 | [0x0010] | | | |----------------|--------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | it 1 | | | ADC_LIMIT1 | [0x0014] | | | | it 2 | | | ADC_LIMIT2 | [0x0018] | | | | it 3 | | | ADC_LIMIT3 | [0x001C] | | | | Field | Access | Reset | Description | | | | | ch_lo_limit_en | R/W | 0 | Low Limit Monitoring Enable If set, then an ADC conversion that generates an ADC interrupt if the A (ADC_INTR.lo_limit_ie = 1). | results in a value less than the ch_high_limit field DC low-limit interrupt is enabled | | | | | | | 1: The low-limit comparison for the 0: The low-limit comparison is no | | | | | ch_sel | R/W | 0 | O ADC Channel for Limit Monitoring Sets the ADC input channel for high- and low-limit thresholds. See ADC_CTRL.ch_s for valid values for this field. | | | | | - | RO | 0 | Reserved | | | | | ch_hi_limit | R/W | 0x3FF | High Limit Threshold Sets the threshold for high-limit comparisons. This field is a 10-bit value compared against any ADC conversion on the channel set in the ch_sel field. ADC conversions greater than this field are over threshold and can result in interrupt assertion if the ch_hi_limit_en_field is set. | | | | | | | | Valid values for this field are 0x000 | to 0x3FF. | | | | - | RO | 0 | Reserved | | | | | ch_lo_limit | R/W | 0 | Low Limit Threshold Sets the threshold for low-limit comparisons. This field is a 10-bit value comparagainst any ADC conversion on the channel set in the ch_sel field. ADC conversions that this field are under threshold and can result in interrupt assertion if the ch_lo_limit_en field is set. | | | | | i | it 1 it 2 it 3 Field ch_lo_limit_en ch_sel - ch_hi_limit | it 1 it 2 it 3 Field Access ch_lo_limit_en R/W - RO ch_hi_limit R/W - RO | Tit 2 | ADC_LIMIT1 it 2 ADC_LIMIT2 it 3 ADC_LIMIT3 Field Ch_lo_limit_en Ch_lo_limit_en Ch_sel Ch_sel ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 ADC_LIMIT3 Low Limit Monitoring Enable If set, then an ADC conversion that generates an ADC interrupt if the A (ADC_INTR.lo_limit_ie = 1). 1: The low-limit comparison is no ADC Channel for Limit Monitoring Sets the ADC input channel for high for valid values for this field. - RO Ch_hi_limit R/W Ox3FF High Limit Threshold Sets the threshold for high-limit con against any ADC conversion on the greater than this field are over thre ch_hi_limit_en field is set. Valid values for this field are 0x000 - RO Ch_lo_limit R/W O Low Limit Threshold Sets the threshold for low-limit con against any ADC conversion on the less than this field are under threshold sets the threshold for low-limit con against any ADC conversion on the less than this field are under threshold sets the field are under threshold sets than the field are under threshold sets than the field are under threshold sets than t | | | # **10.12** Low-Power Comparator Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 10-11: Low-Power Comparator Registers Summary | Offset | Name | Description | |----------|---------|---------------------------------| | [0x0000] | LPCOMP1 | Low-Power Comparator 1 Register | | [0x0004] | LPCOMP2 | Low-Power Comparator 2 Register | | [0x0008] | LPCOMP3 | Low-Power Comparator 3 Register | Maxim Integrated Page 159 of 347 ## 10.12.1 Low-Power Comparator Register Details Table 10-12: Low-Power Comparator n Registers | Low-Pov | ver Comparator 1 | | | LPCOMP1 | [0x0000] | | | |---------|------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--| | Low-Pov | ver Comparator 2 | | | LPCOMP2 | [0x0004] | | | | Low-Pov | ver Comparator 3 | | | LPCOMP3 | [0x0008] | | | | Bits | Field | Access | Reset | Description | | | | | 31:16 | - | RO | 0 | Reserved | | | | | 15 | if | R/W1C | 0 | <ul> <li>Low-Power Comparator n Interrupt Flag</li> <li>This field is set to 1 by hardware when the comparator output changes to the active state as set using the <i>pol</i> field. Write 1 to clear this flag.</li> <li>No interrupt</li> <li>Interrupt occurred</li> </ul> | | | | | 14 | out | RO | * | * Low-Power Comparator n Output This field is the comparator's output state. 0: Output low 1: Output high | | | | | 13:7 | - | RO | 0 | 0 Reserved | | | | | 6 | int_en | R/W | 0 | Low-Power Comparator n Internation Set this field to 1 to enable the II 0: Interrupt disabled 1: Interrupt enabled | rupt Enable<br>RQ for specific low-power comparator. | | | | 5 | pol | R/W | 0 | Comparator n Interrupt Polarity Select Set this field to select the polarity of the output change that generates a low-power comparator interrupt. O: Interrupt occurs from a transition from low to high 1: Interrupt occurs from a transition from high to low | | | | | 4:1 | - | RO | 0 | Reserved | | | | | 0 | en | R/W | 0 | Low-Power Comparator n Enabl<br>Set this field to 1 to enable the c<br>0: Comparator disabled<br>1: Comparator enable | | | | Maxim Integrated Page 160 of 347 ## 11. UART (UART) The universal asynchronous receiver/transmitter (UART) and the low-power universal asynchronous receiver/transmitter (LPUART) interfaces communicate with external devices using industry standard serial communications protocols. The UARTs are full-duplex serial ports. Each UART instance is independently configurable unless using a shared external clock source. The LPUART is a special version of the peripheral that can receive characters at up to 9600 baud while in low-power modes. The hardware loads valid received characters into the receive FIFO and wakes the device when an enabled interrupt condition occurs. The peripheral provides the following features: - Flexible baud rate generation up to 12.5Mbps for UART - Programmable character size of 5-bits to 8-bits - Stop bit settings of 1, 1.5, or 2-bits - Parity settings of even, odd, mark (always 1), space (always 0), and no parity - Automatic parity error detection with selectable parity bias - Automatic frame error detection - Separate 8-byte transmit and receive FIFOs - Flexible interrupt conditions - Hardware flow control (HFC) using ready-to-send (RTS) and clear-to-send (CTS) pins - Separate DMA channels for transmit and receive - DMA support is available in ACTIVE and SLEEP The LPUART instance provides these additional features: - Baud rate support for up to 1.85Mbps in ACTIVE - Receive characters in SLEEP, LPM, and UPM at up to 9600 baud - Fractional baud rate divisor improves baud rate accuracy for 9600 and lower baud rates - Wakeup from low-power modes to ACTIVE on multiple receive FIFO conditions Figure 11-1 shows a high-level diagram of the UART peripheral. Maxim Integrated Page 161 of 347 Figure 11-1: UART Block Diagram Note: See Table 11-1 for the clock options supported by each UART instance. ### 11.1 Instances Instances of the peripheral are shown in *Table 11-1*. The standard UARTs and the LPUARTs are functionally similar; for common functionality they are referred to as UART. The LPUART instance supports fractional division mode (FDM) and is referenced as LPUART for feature specific options. Table 11-1: MAX32655 UART/LPUART Instances | Instance | Register<br>Access | LPUART | Power Puart | | Clock | Option | HFC | Transmit | Receive | | |----------|--------------------|--------|-------------------------------|------|-------|--------|-------|----------|------------|------------| | | Name | | Modes | 0 | 1 | 2 | 3 | | FIFO Depth | FIFO Depth | | UART0 | UART0 | | | PCLK | | | | Yes | | | | UART1 | UART1 | No | ACTIVE<br>SLEEP | | - | IBRO | - | | | | | UART2 | UART2 | | | | | | | | | | | LPUART0 | UART3 | Yes | ACTIVE<br>SLEEP<br>LPM<br>UPM | - | - | IBRO | ERTCO | No | 8 | 8 | Maxim Integrated Page 162 of 347 ### 11.2 DMA Each UART instance supports DMA for both transmit and receive; separate DMA channels can be connected to the receive and transmit FIFOs. The UART DMA channels are configured using the UART DMA configuration register, *UARTn\_DMA*. Enable the receive FIFO DMA channel by setting *UARTn\_DMA.rx\_en* to 1 and enable the transmit FIFO DMA channel by setting *UARTn\_DMA.tx\_en* to 1. DMA transfers are automatically triggered by the hardware based on the number of bytes in the receive FIFO and transmit FIFO. When DMA is enabled, the following describes the behavior of the DMA requests: - A receive DMA request is asserted when the number of bytes in the receive FIFO transitions to be greater than or equal to the receive FIFO threshold. - A transmit DMA request is asserted when the number of bytes in the transmit FIFO transitions to be less than the transmit FIFO threshold. #### 11.3 UART Frame Figure 11-2 shows the UART frame structure. Character sizes of 5 to 8 bits are configurable through the UARTn\_CTRL.char\_size field. Stop bits are configurable as 1 or 1.5 bits for 5-character frames and 1 or 2 stop bits for 6, 7, or 8-character frames. Parity support includes even, odd, mark, space, and none. Figure 11-2: UART Frame Structure ### 11.4 FIFOs Separate receive and transmit FIFOs are provided. They are both accessed through the same *UARTn\_FIFO.data* field. The current level of the TX FIFO is read from *UARTn\_STATUS.tx\_IvI*, and the current level of the RX FIFO is read from *UARTn\_STATUS.rx\_IvI*. Data for character sizes less than 7 bits are right justified. #### 11.4.1 TX FIFO Operation Writing data to <code>UARTn\_DMA.data</code> field increments the TX FIFO pointer, <code>UARTn\_STATUS.tx\_lvl</code>, and loads the data into the TX FIFO. The <code>UARTn\_TXPEEK.data</code> register provides a feature that allows software to "peek" at the current value of the write-only TX FIFO without changing the <code>UARTn\_STATUS.tx\_lvl</code>. Writes to the TX FIFO are ignored while <code>UARTn\_STATUS.tx\_lvl</code> = C\_TX\_FIFO\_DEPTH. Maxim Integrated Page 163 of 347 ### 11.4.2 RX FIFO Operation Reads of the *UARTn\_FIFO.data* field return the character values in the RX FIFO and decrement the *UARTn\_STATUS.rx\_IvI*. An overrun event occurs if a valid frame, including parity, is detected while *UARTn\_STATUS.rx\_IvI* = C\_RX\_FIFO\_DEPTH. When an overrun event occurs the data is discarded by hardware. A parity error event indicates that the value read from *UARTn\_.data* contains a parity error. ### 11.4.3 Flushing The FIFOs are flushed on the following conditions: - Setting the UARTn\_CTRL.rx\_flush field to 1 flushes the RX FIFO by setting its pointer to 0. - Setting the UARTn CTRL.tx flush field to 1 flushes the TX FIFO by setting its pointer to 0. - Flush the FIFOs by setting the GCR\_RSTO respective uart's reset field to 1. ### 11.5 Interrupt Events The peripheral generates interrupts for the events shown in *Table 11-2*. Unless noted otherwise, each instance has its own set of interrupts, and higher-level flag and enable fields as shown in *Table 11-2* Figure 11-3: UART Interrupt Functional Diagram Some activity may cause more than one event; setting one or more event flags. An event interrupt occurs if the corresponding interrupt enable is set. The interrupt flags, when set, must be cleared by the software by writing 1 to the corresponding interrupt flag field. Table 11-2: MAX32655 Interrupt Events | Event | Interrupt Flag | Interrupt Enable | |------------------------------|----------------------|----------------------| | Frame Error | UARTn_INT_FL.rx_ferr | UARTn_INT_EN.rx_ferr | | Parity Error | UARTn_INT_FL.rx_par | UARTn_INT_EN.rx_par | | CTS Signal Change | UARTn_INT_FL.cts_ev | UARTn_INT_EN.cts_ev | | Receive FIFO Overrun | UARTn_INT_FL.rx_ov | UARTn_INT_EN.rx_ov | | Receive FIFO Threshold | UARTn_INT_FL.rx_thd | UARTn_INT_EN.rx_thd | | Transmit FIFO Half-<br>Empty | UARTn_INT_FL.tx_he | UARTn_INT_EN.tx_he | #### 11.5.1 Frame Error A frame error is generated when the UART sampling circuitry detects an invalid bit. Each bit is sampled three times, as shown in *Figure 11-4*, and can generate a frame error on the start bit, stop bit, data bits, and optionally the parity bit. When a frame error occurs, the data is discarded. Maxim Integrated Page 164 of 347 The frame error criteria are different based on the following: - Standard UART and LPUART with FDM disabled - The start bit is sampled 3 times and all samples must be 0 or a frame error is generated. - Each data bit is sampled and 2 of the 3 samples must match or a frame error is generated. - If parity is enabled, the parity bit is sampled 3 times and all samples must match or a frame error is generated. - The stop bit is sampled 3 times and all samples must be 1 or a frame error is generated. - ◆ See *Table 11-3* for details - LPUART with FDM enabled (*UARTn\_CTRL.fdm* = 1) and data/parity edge detect enabled (*UARTn\_CTRL.dpfe\_en* = 1). - The start bit is sampled 3 times and all samples must be 0 or a frame error is generated. - Each data bit is sampled 3 times and all samples must match or a frame error is generated. - If parity is enabled, the parity bit is sampled 3 times and all samples must match or a frame error is generated. - The stop bit is sampled 3 times and all samples must be 1 or a frame error is generated. - See *Table 11-4* for details. Table 11-3: Frame Error Detection for Standard UARTs and LPUART | UARTn_CTRL .par_en | UARTn_CTRL .par_md | UARTn_CTRL .par_eo | Start<br>Samples | Data<br>Samples | Parity<br>Samples | Stop<br>Samples | |--------------------|--------------------|--------------------|-------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------| | 0 | N/A | N/A | | | Not Present | | | | 0 | 0 | | | 3/3 = 1 if even number "1"<br>3/3 = 0 if odd number "0" | | | 1 | 0 | 1 | 3 of 3 | , | 3/3 = 1 if odd number "1"<br>3/3 = 0 if even number "0" | 3 of 3 must<br>be 1 | | 1 | 1 | 0 | must be 0 match 3 | 3/3 = 1 if even number "0"<br>3/3 = 0 if odd number "1" | 501 | | | | 1 | 1 | | | 3/3 = 1 if odd number "0"<br>3/3 = 0 if even number "1" | | Table 11-4: Frame Error Detection for LPUARTs with UARTn\_CTRL.fdm = 1 and UARTn\_CTRL.dpfe\_en = 1 | UARTn_CTRL .par_en | UARTn_CTRL .par_md | UARTn_CTRL .par_eo | Start<br>Samples | Data<br>Samples | Parity<br>Samples | Stop<br>Samples | |--------------------|--------------------|--------------------|---------------------|----------------------|----------------------------------------------------------------|-------------------------------------------------------------| | 0 | N/A | N/A | | | Not Present | | | | 0 | 0 | | | 3 of 3 = 1 if even number of 1s<br>3 of 3 = 0 if odd number 0s | | | 1 | 0 | 1 | 3 of 3<br>must be 0 | 3 of 3 must<br>match | 3 of 3 = 1 if odd number 1s<br>3 of 3 = 0 if even number 0s | 3 of 3 must<br>be 1 | | 1 | 1 | 0 | | must be o | materi | 3 of 3 = 1 if even number 0s<br>3 of 3 = 0 if odd number 1s | | | 1 | 1 | | | 3 of 3 = 1 if odd number 0s<br>3 of 3 = 0 if even number 1s | | #### 11.5.2 Parity Error Set *UARTn\_CTRL.par\_en* = 0 to enable parity checking of the received frame. If the calculated parity does not match the parity bit, then the corresponding interrupt flag is set. The data received is saved to the receive FIFO when a parity error occurs. ### 11.5.3 CTS Signal Change A CTS signal change condition occurs if HFC is enabled, the UART baud clock is enabled, and the CTS pin changes state. Maxim Integrated Page 165 of 347 #### 11.5.4 Overrun An overrun condition occurs if a valid frame is received when the receive FIFO is full. The interrupt flag is set at the end of the stop bit and the frame is discarded. #### 11.5.5 Receive FIFO Threshold A receive FIFO threshold event occurs when a valid frame is received that causes the number of bytes to exceed the configured receive FIFO threshold *UARTn\_CTRL.rx\_thd\_val*. ### 11.5.6 Transmit FIFO Half-Empty The transmit FIFO half-empty event occurs when *UARTn\_STATUS.tx\_IvI* transitions from more than half-full to half-empty as shown in *Equation 11-1*. Note: When this condition occurs, verify the number of bytes in the transmit FIFO (UARTn\_STATUS.tx\_IvI) prior to refilling. Equation 11-1: UART Transmit FIFO Half-Empty Condition $$\left(\frac{C\_TX\_FIFO\_DEPTH}{2} + 1\right) \xrightarrow{Transistions\ from} \left(\frac{C\_TX\_FIFO\_DEPTH}{2}\right)$$ ## 11.6 LPUART Wakeup Events LPUART instances can receive characters while in the low-power modes listed in *Table 11-1*. If enabled, each of the receive FIFO conditions shown in *Table 11-5* wakes the device, exits the low-power mode, and returns the device to *ACTIVE*. Unlike interrupts, wakeup activity is based on a condition, not an event. As long as the condition is true and the wakeup enable field is set to 1, the wakeup flag remains set. Table 11-5: MAX32655 Wakeup Events | Receive FIFO<br>Condition | Wakeup Flag UARTn_WKFL | Wakeup Enable UARTn_WKEN | Low-Power Peripheral<br>Wakeup Flag | Low-Power Peripheral<br>Wakeup Enable | Low-Power Clock<br>Disable | |---------------------------|-------------------------|--------------------------|-------------------------------------|---------------------------------------|----------------------------| | Threshold | rx_thd | rx_thd | | | | | Full | rx_full | rx_full | PWRSEQ_LPPWST.uart3 | PWRSEQ_LPPWEN.uart3 | LPGCR_PCLKDIS.uart3 | | Not Empty | rx_ne | rx_ne | | | | #### 11.6.1 RX FIFO Threshold This condition persists while $UARTn\_STATUS.rx\_lvl \ge UARTn\_CTRL.rx\_thd\_val$ . #### 11.6.2 RX FIFO Full This condition persists while $UARTn\_STATUS.rx\_lvl \ge C\_RX\_FIFO\_DEPTH$ . ### 11.6.3 RX Not Empty This condition persists while *UARTn\_STATUS.rx\_lvl* > 0. #### 11.7 Inactive State The following conditions result in the UART being inactive: - When *UARTn CTRL.bclken* = 0 - After setting UARTn CTRL.bclken to 1 until UARTn CTRL.bclkrdy = 1 - Any write to the UARTn\_CLKDIV.clkdiv field while UARTn\_CTRL.bclken = 1 - Any write to the <u>UARTn\_OSR.osr</u> field when <u>UARTn\_CTRL.bclken</u> = 1 Maxim Integrated Page 166 of 347 ### 11.8 Receive Sampling Each bit of a frame is oversampled to improve noise immunity. The oversampling rate (OSR) is configurable with the *UARTn\_OSR.osr* field. In most cases, the bit is evaluated based on three samples at the midpoint of each bit time as shown in *Figure 11-4*. Figure 11-4: Oversampling Example Whenever *UARTn\_CLKDIV.clkdiv* < 0x10 (i.e., division rate less than 8.0), OSR is not used and the over sampling rate is adjusted to full sampling by the hardware. In full sampling, the receive input is sampled on every clock cycle regardless of the OSR setting. Note: For 9600 baud low-power operation, the dual-edge sampling mode must be enabled (UARTn CTRL.desm = 1). #### 11.9 Baud Rate Generation The baud rate is determined by the selected UART clock source and value of the clock divisor. Multiple clock sources are available for each UART instance. See *Table 11-1* for available clock sources. Note: Changing the clock source should only be done between data transfers to avoid corrupting an ongoing data transfer. ### 11.9.1 UART Clock Sources Standard UART instances operate only in *ACTIVE* and *SLEEP*. Standard UART instances can only wake the device from *SLEEP*. Figure 11-5 shows the baud rate generation path for standard UARTs. Figure 11-5: UART Baud Rate Generation Maxim Integrated Page 167 of 347 #### 11.9.2 LPUART Clock Sources LPUART instances support FDM and are configurable for operation at 9600 and lower baud rates for operation in *SLEEP, LPM*, and *UPM*. Operation in *LPM* and *UPM* require the use of the *ERTCO* as the baud rate clock source. The *ERTCO* can be configured to remain active in *LPM* and *UPM*, allowing the LPUART to receive data and serve as a wakeup source, while power consumption is at a minimum. Figure 11-6: LPUART Timing Generation #### 11.9.3 Baud Rate Calculation The transmit and receive circuits share a common baud rate clock, which is the selected UART clock source divided by the clock divisor. Instances that support FDM offer a 0.5 fractional clock division when enabled by setting <u>UARTn\_CTRL.fdm</u> = 1. This allows for greater accuracy when operating at low baud rates, as well as finer granularity for the oversampling rate. Use the following formula to calculate the *UARTn\_CLKDIV.clkdiv* value based on the clock source, and desired baud rate, and integer or fractional divisor. Equation 11-2: UART Clock Divisor Formula $$UARTn\_CTRL. fdm = 0:$$ $$UARTn\_CLKDIV. clkdiv = INT \left[ \frac{UART \ Clock}{Rand \ Rate} \right]$$ Equation 11-3: LPUART Clock Divisor Formula for UARTn CTRL.fdm = 1 $$\begin{aligned} \textit{UARTn\_CTRL}. \textit{fdm} &= 1: \\ \textit{UARTn\_CLKDIV}. \textit{clkdiv} &= \textit{INT} \left[ \frac{\textit{UART Clock}}{\textit{Baud Rate}} \times 2 \right] \end{aligned}$$ For example, in a case where the UART clock is 50MHz and target baud rate is 115,200 bps: • When $UARTn\_CTRL.fdm = 0$ , $UARTn\_CLKDIV.clkdiv = \left(\frac{50,000000}{115,200}\right) = 434$ • When $UARTn\_CTRL.fdm = 1$ , $UARTn\_CLKDIV.clkdiv = \left(\frac{50,000,000}{115,200}\right) \times 2 = 434.03 \times 2 = 868$ #### 11.9.4 Low-Power Mode Operation of LPUARTs for 9600 Baud and Below LPUART instances have the option to configure the receiver for 9600 and lower baud rates and enable the LPUART in the low-power modes *SLEEP*, *LPM*, and *UPM*. Receipt of a valid frame loads the receive FIFO and increments *UARTI\_STATUS.rx\_lvl*. If a wakeup event, shown in *Table 11-5*, is enabled, the device exits the current low-power mode and Maxim Integrated Page 168 of 347 returns to ACTIVE. See Baud Rate Calculation and Equation 11-3 for details on setting the baud rate for LPUART instances with UARTn\_CTRL.fdm set to 1. Table 11-6: LPUART Low Baud Rate Generation Examples (UARTn CTRL.fdm = 1) | Clock Source | BAUD (bits/s) | Ratio<br>(Clock/BAUD) | Calculated UARTn_CLKDIV.clkdiv | Error | UARTn_OSR.osr | |--------------|---------------|-----------------------|---------------------------------|-------|-----------------------------------------------| | | 9,600 | 3.413 | 7 | -2.5% | N/A (1×) | | | 7,200 | 4.551 | 9 | +1.1% | N/A (1×) | | | 4,800 | 6.827 | 14 | -2.5% | N/A (1×) | | | 2,400 | 13.653 | 27 | +1.1% | 0: 8×<br>1: 12× | | ERTCO | 1,800 | 18.204 | 36 | +1.1% | 0: 8×<br>1: 12×<br>2: 16× | | | 1,200 | 27.307 | 54 | +1.1% | 0: 8×<br>1: 12×<br>2: 16×<br>3: 20×<br>4: 24× | #### 11.9.4.1 Configurating a LPUART for Low-Power Modes of Operation Use the following procedure to receive characters at 9600 or lower baud rates while in low-power modes: - Clear UARTn\_CTRL.bclken = 0 to disable the baud clock. The hardware immediately clears UARTn\_CTRL.bclkrdy to 0. - 2. Set PWRSEQ\_LPCN.x32ken= 1 to ensure the 32kHz clock source remains active in LPM and UPM modes. - 3. Ensure $UARTn\_CTRL.ucagm = 1$ . - 4. Configure *UARTn\_CTRL.bclksrc* to select the *ERTCO*. - 5. Set *UARTn\_CTRL.fdm* to 1 to enable FDM. - 6. Set UARTn CLKDIV.clkdiv to the calculated clock divisor shown in Table 11-6 for the required baud rate. - 7. Set *UARTn CTRL.desm* to 1 to enable receive dual edge sampling mode. - 8. Choose the desired wakeup conditions from *Table 11-5*. - a. Clear any of the wakeup conditions chosen if currently active in the UARTn\_WKFL register. - b. Enable the wakeup condition; set the wakeup field to 1 in the *UARTN WKEN* register. - 9. Set the *UARTn CTRL.bclken* field to 1 to enable the baud clock. - 10. Poll the UARTn\_CTRL.bclkrdy field until it reads 1. - 11. Enter the desired low-power mode. #### 11.10 Hardware Flow Control The optional HFC uses two additional pins, CTS and RTS, as a handshaking protocol to manage UART communications. For full duplex operation, the RTS output pin on the peripheral is connected to the CTS input pin on the external UART and the CTS input pin on the peripheral is connected to the RTS output pin on the external UART as shown in *Figure 11-7*. Maxim Integrated Page 169 of 347 Figure 11-7: HFC Physical Connection EXTERNAL UART RECEIVE **EXTERNAL UART TRANSMIT** In HFC operation, a UART transmitter waits for the external device to assert its CTS pin. When CTS is asserted, the UART transmitter sends data to the external device. The external device keeps CTS asserted until it is unable to receive additional data, typically because the external device's receive FIFO is full. The external device then deasserts CTS until the device is able to receive more data. The external device then asserts CTS again allowing additional data to be sent. HFC can be fully automated by the peripheral hardware or by software through direct monitoring of the CTS input signal and control of the RTS output signal. #### 11.10.1 Automated HFC Setting *UARTn\_CTRL.hfc\_en* = 1 enables automated HFC. When automated HFC is enabled, the hardware manages the CTS and RTS signals. The deassertion of the RTS signal is configurable using the *UARTn\_CTRL.rtsdc* field: - UART CTRL.rtsdc = 0: Deassert RTS when UART STATUS.rx IvI = C RX FIFO DEPTH - UARTn CTRL.rtsdc = 1: Deassert RTS while UARTn STATUS.rx IvI ≥= UARTn CTRL.rx thd val The transmitter continues to send data as long as the CTS signal is asserted and there is data in the transmit FIFO. If the receiver deasserts the CTS pin, the transmitter finishes transmission of the current character and then waits until the CTS pin state is asserted before continuing transmission. *Figure 11-8* shows the state of the CTS pin during a transmission under automated HFC. Automated HFC does not generate interrupt events related to the state of the transmit FIFO or the receive FIFO. FIFO management must be handled by the software. See *Interrupt Events* for additional information. Maxim Integrated Page 170 of 347 Figure 11-8: HFC Signaling for Transmitting to an External Receiver ### 11.10.2 Application Controlled HFC Application controlled HFC requires the software to manually control the RTS output pin and monitor the CTS input pin. Using application controlled HFC requires the automated HFC to be disabled by setting the *UARTn\_CTRL.hfc\_en* field to 1. Additionally, the software should enable CTS sampling (*UARTn\_CTRL.cts\_dis* = 0) if performing application controlled HFC. #### 11.10.2.1 RTC/CTS Handling for Application Controlled HFC The software can manually monitor the CTS pin state by reading the field *UARTn\_PNR.cts*. The software can manually set the state of the RTS output pin and read the current state of the RTS output pin using the field *UARTn\_PNR.rts*. The software must manage the state of the RTS pin when performing application controlled HFC. Interrupt support for CTS input signal change events is supported even when automated HFC is disabled. Software can enable the CTS interrupt event by setting the <code>UARTn\_INT\_EN.cts\_ev</code> field to 1. The CTS signal change interrupt flag is set by the hardware any time the CTS pin state changes. The software must clear this interrupt flag manually by writing 1 to the <code>UARTn\_INT\_FL.cts\_ev</code> field. Note: CTS pin state monitoring is disabled any time the UART baud clock is disabled (UARTn\_CTRL.bclken = 0). The software must enable CTS pin monitoring by setting the field UARTn\_CTRL.cts\_dis to 0 after enabling the baud clock if CTS pin state monitoring is required. Maxim Integrated Page 171 of 347 ## 11.11 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 11-7*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. All registers and fields apply to both UART and LPUART instances unless specified otherwise. Table 11-7: UART/LPUART Register Summary | Offset | Register | Name | |----------|--------------|---------------------------------------| | [0x0000] | UARTn_CTRL | UART Control Register | | [0x0004] | UARTn_STATUS | UART Status Register | | [8000x0] | UARTn_INT_EN | UART Interrupt Enable Register | | [0x000C] | UARTn_INT_FL | UART Interrupt Flag Register | | [0x0010] | UARTn_CLKDIV | UART Clock Divisor Register | | [0x0014] | UARTn_OSR | UART Oversampling Control Register | | [0x0018] | UARTn_TXPEEK | UART Transmit FIFO | | [0x001C] | UARTn_PNR | UART Pin Control Register | | [0x0020] | UARTn_FIFO | UART FIFO Data Register | | [0x0030] | UARTn_DMA | UART DMA Control Register | | [0x0034] | UARTn_WKEN | UART Wakeup Interrupt Enable Register | | [0x0038] | UARTn_WKFL | UART Wakeup Interrupt Flag Register | ### 11.11.1 Register Details Table 11-8: UART Control Register | UART Co | ntrol | | | UARTn_CTRL | [0x0000] | | | |---------|---------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31:23 | - | DNM | 0 | Reserved | | | | | 22 | desm | R/W | 0 | Receive Dual Edge Sampling Mode LPUART instances only. This field is reserved in standard UART instances. 0: Sample receive input signal on clock rising edge only. 1: Sample receive input signal on both rising and falling edges. | | | | | 21 | fdm | R/W | 0 | Fractional Division Mode LPUART instances only. This field is reserved in standard UART instances. | | | | | | | | | 0: Baud rate divisor is an integer. 1: Baud rate divisor supports 0.5 division res | solution. | | | | 20 | ucagm | R/W | 0 | UART Clock Auto Gating Mode Note: Software must set this field to 1 for proper operation. 0: No gating. 1: UART clock is paused during transmit and receive idle states. | | | | | 19 | bclkrdy | R | 0 | Baud Clock Ready 0: Baud clock not ready. 1: Baud clock ready. | | | | Maxim Integrated Page 172 of 347 | UART Co | ntrol | | | UARTn_CTRL | [0x0000] | |---------|-----------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 18 | dpfe_en | R/W | 0 | Data/Parity Bit Frame Error Detection Enab<br>LPUART instances only. This field is reserved<br>0: Disable. Do not detect frame errors on a | in standard UART instances. | | | | | | 1: Enable. Detect frame errors when recei | ve changes at the center of bit time. | | 17:16 | bclksrc | R/W | 0 | Baud Clock Source Selects the baud clock source. See <i>Table 11-1</i> for available clock options for each UAR instance. | | | | | | | 0: Clock option 0. 1: Clock option 1. 2: Clock option 2. 3: Clock option 3. | | | 15 | bclken | R/W | 0 | Baud Clock Enable 0: Disabled 1: Enabled | | | 14 | rtsdc | R | 0 | HFC RTS Deassert Condition 0: Deassert RTS when the receive FIFO Lev 1: Deassert RTS while the receive FIFO Lev | | | 13 | hfc_en | R/W | 0 | HFC Enable 0: Disabled 1: Enabled | | | 12 | stopbits | R/W | 0 | Number of Stop Bits 0: 1 stop bit. 1: 1.5 stop bits (for 5 bit mode) or 2 stop bits (for 6/7/8 bit mode). | | | 11:10 | char_size | R/W | 0 | Character Length 0: 5 bits 1: 6 bits 2: 7 bits 3: 8 bits | | | 9 | rx_flush | W1 | 0 | Receive FIFO Flush Write 1 to flush the receive FIFO. This bit will 0: N/A 1: Flush FIFO | ll always read 0. | | 8 | tx_flush | W1 | 0 | Transmit FIFO Flush Write 1 to flush the transmit FIFO. This bit w 0: N/A | vill always read 0. | | 7 | cts_dis | R/W | 1 | 1: Flush FIFO CTS Sampling Disable 0: Enabled 1: Disabled | | | 6 | par_md | R/W | 0 | Parity Value Select 0: Parity calculation is based on 1 bits (mark). 1: Parity calculation is based on 0 bits (space). | | | 5 | par_eo | R/W | 0 | Parity Odd/Even Select 0: Even parity. 1: Odd parity. | | | 4 | par_en | R/W | 0 | Transmit Parity Generation Enable 0: Parity transmission disabled. 1: Parity bit is calculated and transmitted a | after the last character bit. | Maxim Integrated Page 173 of 347 | UART Co | ntrol | | | UARTn_CTRL | [0x0000] | |---------|------------|--------|-------|--------------------------------------------------------------------|-----------| | Bits | Field | Access | Reset | Description | | | 3:0 | rx_thd_val | R/W | 0 | Receive FIFO Threshold Valid settings are from 1 to (C_RX_FIFO_DEF | PTH – 1). | | | | | | 0: Reserved | | | | | | | 1:1 | | | | | | | 2: 2 | | | | | | | 3: 3 | | | | | | | 4: 4 | | | | | | | 5: 5 | | | | | | | 6: 6 | | | | | | | 7: 7 | | | | | | | 8: 8 | | | | | | | 9 - 15: Reserved | | Table 11-9: UART Status Register | | -9. UANT Stat | | | T | | |----------|---------------|--------|-------|--------------------------------------------------------------------------------------|----------| | UART Sta | atus | | | UARTn_STATUS | [0x0004] | | Bits | Name | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15:12 | tx_lvl | RO | 0 | Transmit FIFO Level Number of characters in the transmit FIFO. | | | | | | | 0 - 8: Number of bytes in the transmit FIFO.<br>9 - 15: Reserved | | | 11:8 | rx_lvl | RO | 0 | Receive FIFO Level Number of characters in the Receive FIFO. | | | | | | | 0 - 8: Number of bytes in the receive FIFO 9 - 15: Reserved | | | 7 | tx_full | RO | 0 | Transmit FIFO Full 0: Not full 1: Full | | | 6 | tx_em | RO | 1 | Transmit FIFO Empty 0: Not empty 1: Empty | | | 5 | rx_full | RO | 0 | Receive FIFO Full 0: Not full 1: Full | | | 4 | rx_em | RO | 1 | Receive FIFO Empty 0: Not empty 1: Empty | | | 3:2 | - | RO | 0 | Reserved | | | 1 | rx_busy | RO | 0 | Receive Busy 0: UART is not receiving a character. 1: UART is receiving a character. | | | 0 | tx_busy | RO | 0 | Transmit Busy 0: UART is not transmitting data. 1: UART is transmitting data. | | Maxim Integrated Page 174 of 347 Table 11-10: UART Interrupt Enable Register | <b>UART Interrupt Enable Register</b> | | | | UARTn_INT_EN | [8000x0] | |---------------------------------------|---------|--------|-------|--------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:7 | 1 | RO | 0 | Reserved | | | 6 | tx_he | R/W | 0 | Transmit FIFO Half-Empty Event Interrupt Enable 0: Disabled 1: Enabled | | | 5 | - | RO | 0 | Reserved | | | 4 | rx_thd | R/W | 0 | Receive FIFO Threshold Event Interrupt Enable 0: Disabled 1: Enabled | | | 3 | rx_ov | R/W | 0 | Receive FIFO Overrun Event Interrupt Enable 0: Disabled 1: Enabled | | | 2 | cts_ev | R/W | 0 | CTS Signal Change Event Interrupt Enable 0: Disabled 1: Enabled | | | 1 | rx_par | R/W | 0 | Receive Parity Event Interrupt Enable 0: Disabled 1: Enabled | | | 0 | rx_ferr | R/W | 0 | Receive Frame Error Event Interrupt Enable 0: Disabled 1: Enabled | | ### Table 11-11: UART Interrupt Flag Register | UART Interrupt Flag | | | | UARTn_INT_FL [0x000C] | | | |---------------------|---------|--------|-------|----------------------------------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | 31:7 | - | RO | 0 | Reserved | | | | 6 | tx_he | R/W1C | 0 | Transmit FIFO Half-Empty Interrupt Flag 0: Disabled 1: Enabled | | | | 5 | - | RO | 0 | Reserved | | | | 4 | rx_thd | R/W1C | 0 | Receive FIFO Threshold Interrupt Flag 0: Disabled 1: Enabled | | | | 3 | rx_ov | R/W1C | 0 | Receive FIFO Overrun Interrupt Flag 0: Disabled 1: Enabled | | | | 2 | cts_ev | R/W1C | 0 | CTS Signal Change Interrupt Flag 0: Disabled 1: Enabled | | | | 1 | rx_par | R/W1C | 0 | Receive Parity Error Interrupt Flag 0: Disabled 1: Enabled | | | | 0 | rx_ferr | R/W1C | 0 | Receive Frame Error Interrupt Flag 0: Disabled 1: Enabled | | | Maxim Integrated Page 175 of 347 ## Table 11-12: UART Clock Divisor Register | UART Clo | ock Divisor | | | UARTn_CLKDIV [0x0010] | | | |----------|-------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:20 | - | RO | 0 | Reserved | | | | 19:0 | clkdiv | R/W | 0 | Baud Rate Divisor This field sets the divisor used to generate the LPUART instances, if UARTn_CTRL.fdm = 1, the O.5. The over-sampling rate must be no great Generation for information on how to use the | he fractional divisors are in increments of<br>iter than this divisor. See <i>Baud Rate</i> | | ## Table 11-13: UART Oversampling Control Register | UART Ov | ersampling Co | ntrol | | UARTn_OSR | [0x0014] | |---------|---------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:3 | - | RO | 0 | Reserved | | | 2:0 | osr | R/W | 0 | LPUART Over Sampling Rate For LPUART instances with FDM enabled (UA) 0: 8 × 1: 12 × 2: 16 × 3: 20 × 4: 24 × 5: 28 × 6: 32 × 7: 36 × For LPUART instances with FDM disabled (UA) 0: 128 × 1: 64 × 2: 32 × 3: 16 × 4: 8 × 5: 4 × 6 - 7: Reserved | | ## Table 11-14: UART Transmit FIFO Register | UART Transmit FIFO | | | | UARTn_TXPEEK [0x0018] | | | |--------------------|------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:8 | - | RO | 0 | Reserved | | | | 7:0 | data | RO | 0 | Transmit FIFO Data Read the transmit FIFO next data without ef If there are no entries in the transmit FIFO, t Note: The parity bit is available from this field | his field reads 0. | | ## Table 11-15: UART Pin Control Register | UART Pin Control | | | | | UARTn_PNR [0x001C] | | | |------------------|------|--------|-----|----|------------------------------------------------------------------------------------|--|--| | Bits | Name | Access | Res | et | Description | | | | 31:2 | 1 | RO | 0 | | Reserved | | | | 1 | rts | R/W | 1 | | RTS Pin Output State 0: RTS signal is driven to 0. 1: RTS signal is driven to 1. | | | Maxim Integrated Page 176 of 347 | UART Pir | n Control | | | UARTn_PNR | [0x001C] | | | | |----------|-----------|--------|-----|-------------------------------------------------------------------------------------------------|------------------------------------|--|--|--| | Bits | Name | Access | Res | Description | | | | | | 0 | cts | RO | 1 | CTS Pin State Returns the current sampled state of the GP 0: CTS state is 0. 1: CTS state is 1. | IO associated with the CTS signal. | | | | ## Table 11-16: UART Data Register | UART Da | ıta | | | UARTn_FIFO [0x0020] | | | | | |---------|--------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bits | Name | Access | Reset | Description | | | | | | 31:9 | - | RO | 0 | Reserved | | | | | | 8 | rx_par | R | 0 | If a parity error occurred during the reception | If parity feature is disabled, this bit always read 0. If a parity error occurred during the reception of the character at the output end of the receive FIFO (that would be returned by reading the UARTn_FIFO.data field), this | | | | | 7:0 | data | R/W | 0 | Transmit/Receive FIFO Data Writing to this field loads the next character into the transmit FIFO, if the transmit FIFO is not full. Reading from this field returns the next character from the receive FIFO, if the receive FIFO is not empty. If the receive FIFO is empty, 0 is returned by the hardware. For character widths less than 8, the unused bit(s) are ignored when the transmit FIFO is loaded, and the unused high bit(s) read 0 on characters read from the receive FIFO. | | | | | ## Table 11-17: UART DMA Register | UART DI | MA | | | UARTn_DMA | [0x0030] | |---------|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:10 | - | RO | 0 | Reserved | | | 9 | rx_en | 0 | 0 | Receive DMA Channel Enable 0: Disabled 1: Enabled | | | 8:5 | rx_thd_val | 0 | 0 | Receive FIFO Level DMA Threshold If UARTn_STATUS.rx_IvI < UARTn_DMA.rx_th interface sends a signal to the DMA indicatin receive FIFO to transfer to memory. | <u> </u> | | 4 | tx_en | R/W | 0 | Transmit DMA Channel Enable 0: Disabled 1: Enabled | | | 3:0 | tx_thd_val | R/W | 0 | Transmit FIFO Level DMA Threshold If UARTn_STATUS.tx_IvI < UARTn_DMA.tx_th signal to the DMA indicating that the UART t memory. | <u> </u> | Maxim Integrated Page 177 of 347 ## Table 11-18: UART Wakeup Enable | UART W | akeup Enable | | | UARTn_WKEN [0x0034] | | | |--------|--------------|--------|-------|--------------------------------------------------------------|----------|--| | Bits | Name | Access | Reset | Description | | | | 31:3 | - | RO | 0 | Reserved | | | | 2 | rx_thd | R/W | 0 | Receive FIFO Threshold Wakeup Event 0: Disabled 1: Enabled | Enable | | | 1 | rx_full | R/W | 0 | Receive FIFO Full Wakeup Event Enable 0: Disabled 1: Enabled | е | | | 0 | rx_ne | R/W | 0 | Receive FIFO Not Empty Wakeup Even 0: Disabled 1: Enabled | t Enable | | ## Table 11-19. UART Wakeup Flag Register | UART W | akeup Flag | | | UARTn_WKFL | [0x0038] | |--------|------------|--------|-------|------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 31:3 | - | RO | 0 | Reserved | | | 2 | rx_thd | R/W | 0 | Receive FIFO Threshold Wakeup Event 0: Disabled 1: Enabled | | | 1 | rx_full | R/W | 0 | Receive FIFO Full Wakeup Event 0: Disabled 1: Enabled | | | 0 | rx_ne | R/W | 0 | Receive FIFO Not Empty Wakeup Event<br>0: Disabled<br>1: Enabled | t | Maxim Integrated Page 178 of 347 # 12. Serial Peripheral Interface (SPI) The Serial Peripheral Interface (SPI) is a highly configurable, flexible, and efficient synchronous interface between multiple SPI devices on a single bus. The SPI bus uses a single clock signal, and a single, dual or quad data lines, and one or more slave select lines for communication with external SPI devices. The provided SPI ports support full-duplex, bi-direction I/O and each SPI includes a Bit Rate Generator (BRG) for generating the clock signal when operating in master mode. Each SPI port operates independently and requires minimal processor overhead. All instances of the SPI peripheral support both master and slave modes, and support single master and multimaster networks. #### Features include: - Dedicated Bit Rate Generator for precision serial clock generation in master mode - Up to $\frac{f_{PCLK}}{2}$ for instances on the APB bus. - Up to $\frac{f_{HCLK}}{2}$ for instances on the AHB bus. - Programmabxle SCK duty cycle timing. - Full-duplex, synchronous communication of 2 to 16-bit characters - 1-bit and 9-bit characters are not supported. - 2-bit and 10-bit characters do not support maximum clock speed. SPIn CLKCTRL.clkdiv must be > 0. - 3-wire and 4-wire SPI operation for single-bit communication. - Single, Dual or Quad I/O operation. - Byte-wide Transmit and Receive FIFOs with 32-byte depth - For character sizes greater than 8, each character uses 2 entries per character resulting in 16 entries for the transmit and receive FIFO. - Transmit and receive DMA support. - SPI modes 0, 1, 2, 3. - Configurable slave select lines - Programmable slave select level. - Programmable slave select timing with respect to SCK starting edge and ending edge. - Multi-master mode fault detection. Figure 12-1 shows a high-level block diagram of the SPI peripheral. See *Table 12-1* for the peripheral-specific peripheral bus assignment and bit rate generator clock source. Maxim Integrated Page 179 of 347 Figure 12-1: SPI Block Diagram $<sup>^{\</sup>star}$ The number of slave select signals can vary for each instance of the peripheral. ## 12.1 Instances There are two instances of the SPI peripheral as shown in *Table 12-1*. *Table 12-2* lists the locations of the SPI signals for each of the SPI instances. Table 12-1: MAX32655 SPI Instances | Instance | | Forr | nats | Hardware Bus | Bit Rate<br>Generator | Slave Select<br>Signals | | |----------|--------|--------|------|--------------|-----------------------|-------------------------|----------| | | 3-Wire | 4-Wire | Dual | Quad | | Clock Source | 81-CTBGA | | SPI0 | Yes | Yes | Yes | Yes | AHB | $f_{ extsf{sys\_clk}}$ | 3 | | SPI1 | Yes | Yes | Yes | Yes | АРВ | $f_{ extsf{PCLK}}$ | 1 | Note: Refer to the MAX32655 data sheet for the definitive list of alternate function assignments for each peripheral. Maxim Integrated Page 180 of 347 <sup>\*\*</sup> The bus interface (APB or AHB) can vary for each instance of the peripheral. Table 12-2: MAX32655 SPI Peripheral Pins | Instance | Signal Description | Alternate Function | Alternate Function<br>Number | 81 CTBGA | |----------|--------------------|--------------------|------------------------------|----------| | | SPI Clock | SPIO_SCK | AF1 | P0.7 | | | Slave Select 0 | SPIO_SSO | AF1 | P0.4 | | | Slave Select 1 | SPIO_SS1 | AF2 | P0.11 | | SPI0 | Slave Select 2 | SPIO_SS2 | AF2 | P0.10 | | 3210 | MOSI (SDIO0) | SPI0_MOSI | AF1 | P0.5 | | | MISO (SDIO1) | SPI0_MISO | AF1 | P0.6 | | | SDIO2 | SPI0_SDIO2 | AF1 | P0.8 | | | SDIO3 | SPIO_SDIO3 | AF1 | P0.9 | | | SPI Clock | SPI1_SCK | AF1 | P0.23 | | | Slave Select 0 | SPI1_SS0 | AF1 | P0.20 | | CDI1 | MOSI (SDIO0) | SPI1_MOSI | AF1 | P0.21 | | SPI1 | MISO (SDIO1) | SPI1_MISO | AF1 | P0.22 | | | SDIO2 | SPI1_SDIO2 | AF1 | P0.24 | | | SDIO3 | SPI1_SDIO3 | AF1 | P0.25 | ## 12.2 Formats ## 12.2.1 Four-Wire SPI SPI devices operate as either a master or slave device. In four-wire SPI, four signals are required for communication as shown in *Table 12-3*. Table 12-3: Four-Wire Format Signals | Signal | Description | Direction | |--------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Serial Clock | The master generates the Serial Clock signal, which is an output from the master and an input to the slave. | | MOSI | Master Output Slave Input | In master mode, this signal is used as an output for sending data to the slave. In slave mode this is the input data from the master. | | MISO | Master Input Slave Output | In master mode, this signal is used as an input for receiving data from the slave. In slave mode, this signal is an output for transmitting data to the master. | | SS | Slave Salara | In master mode, this signal is an output used to select a slave device prior to communication. Peripherals may have multiple slave select outputs to communicate with one or more external slave devices. | | | Slave Select | In slave mode, SPIn_SSO is a dedicated input that indicates an external master is going to start communication. Other slave select signals into the peripheral are ignored in slave mode. | The SPI master starts communication with a slave by asserting the slave select output. The master then starts the SPI clock through the SCK output pin. When a slave device's slave select pin is deasserted, the slave device is required to put the SPI pins in tri-state mode. Maxim Integrated Page 181 of 347 Figure 12-2: 4-Wire SPI Connection Diagram #### 12.2.2 Three-Wire SPI The signals in three-wire SPI operation are shown in *Table 12-4*, The MOSI signal is used as a bidirectional, half-duplex I/O referred to as slave input slave output (SISO). Three-wire SPI also uses a serial clock signal generated by the master and a slave select pin controlled by the master. Table 12-4: Three-Wire Format Signals | Signal | Description | Direction | |--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Serial Clock | The master generates the serial clock signal, which is an output from the master and an input to the slave. | | MOSI | Slave Input Slave Output | This is a half-duplex, bidirectional I/O pin used for communication between the SPI master and slave. This signal is used to transmit data from the master to the slave and to receive data from the slave by the master. | | | Slave Select | In master mode, this signal is an output used to select a slave device prior to communication. | | SS | | In slave mode, SPIn_SSO is a dedicated input that indicates an external master is going to start communication. Other slave select signals into the peripheral are ignored in slave mode | A three-wire SPI network is shown in *Figure 12-3*. The master device selects the slave device using the slave select output. The communication starts with the master asserting the slave select line and then starting the clock (SCK). In three-wire SPI communication, the master and slave must both know the intended direction of the data to prevent bus contention. For a write, the master drives the data out the SISO pin. For a read, the master must release the SISO line and let the slave drive the SISO line. The direction of transmission is controlled using the FIFO. Writing to the FIFO starts the three-wire SPI write and reading from the FIFO starts a three-wire SPI read transaction. Maxim Integrated Page 182 of 347 Figure 12-3: Generic 3-Wire SPI Master to Slave Connection # 12.3 Pin Configuration Before configuring the SPI peripheral, first disable any SPI activity for the port by clearing the SPIn CTRLO.en field to 0. ### 12.3.1 SPIn Alternate Function Mapping Pin selection and configuration is required to use the SPI port. The following information applies to SPI master and slave operation as well as three-wire, four-wire, dual and quad mode communications. Determine the pins required for the SPI type and mode in the application, and configure the required GPIO as described in the following sections. Refer to the MAX32655 data sheet for pin availability for a specific package. When the SPI port is disabled, *SPIn\_CTRLO.en* = 0, the GPIO pins enabled for SPI alternate function are placed in high-impedance input mode. # 12.3.2 Four-wire Format Configuration Four-wire SPI uses SCK, MISO, MOSI, and one or more SS pins. Four-wire SPI may use more than one slave select pin for a transaction, resulting in more than four wires total, however the communication is referred to as four-wire for historical reasons. Note: Select the pins mapped to the SPI external device in the design and modify the setup accordingly. There is no restriction on which alternate function is used for a specific SPI pin and each SPI pin can be used independently from the other pins chosen. However, it is recommended that only one set of GPIO port pins be used for any network. ### 12.3.3 Three-Wire Format Configuration Three-wire SPI uses SCK and MOSI, and one or more slave select pins for an SPI transaction. Three-wire SPI configuration is identical to the four-wire configuration except SPIn\_MISO does not need to be set up for the SPI alternate function. The direction of communication in three-wire SPI mode is controlled by the SPIn Transmit and Receive FIFO enables. Enabling the Receive FIFO and disabling the Transmit FIFO indicates a read transaction. Enabling the Transmit FIFO and disabling the Receive FIFO indicates a write transaction. It is an illegal condition to enable both the Transmit and Receive FIFOs in three-wire SPI operation. Maxim Integrated Page 183 of 347 ## 12.3.4 Dual-Mode Format Configuration In dual-mode SPI, two I/O pins are used to transmit 2-bits of data per SCK clock cycle. The communication is half-duplex and the direction of the data transmission must be known by both the master and slave for a given transaction. Dual-mode SPI uses SCK, SDIO0, SDIO1, and one or more slave select lines as shown in *Figure 12-4*. The configuration of the GPIO pins for dual-mode SPI is identical to four-wire SPI and the mode is controlled by setting *SPIn\_CTRL2.data\_width* to 1, indicating to the SPIn hardware to use SDIO0 and SDIO1 for half-duplex communication rather than full-duplex communication. Figure 12-4: Dual Mode SPI Connection Diagram ## 12.3.5 Quad-Mode Format Pin Configuration Quad-mode SPI uses four I/O pins to transmit four-bits of data per transaction. In quad-mode SPI, the communication is half-duplex, and the master and slave must know the direction of transmission for each transaction. Quad-mode SPI uses SCK, SDIO0, SDIO1, SDIO2, SDIO3, and one or more slave select pins. Quad-mode SPI transmits four bits per SCK cycle. Selection of quad-mode SPI is selected by setting SPIn CTRL2.data width to 2. # 12.4 Clock Configuration ## 12.4.1 Serial Clock The SCK signal synchronizes data movement in and out of the device. The master drives SCK as an output to the slave's SCK pin. When SPIn is set to master mode, the SPIn bit rate generator creates the serial clock and outputs it on the configured SPIn\_SCK pin. When SPIn is configured for slave operation, the SPIn\_SCK pin is an input from the external master and the SPIn hardware synchronizes communications using the SCK input. Operating as a slave, if a SPIn slave select input is not asserted, the SPIn ignores any signals on the serial clock and serial data lines. In both master and slave devices, data is shifted on one edge of the SCK and is sampled on the opposite edge where data is stable. Data availability and sampling time is controlled using the SPI phase control field, <code>SPIn\_CTRL2.clkpha</code>. The SCK clock polarity field, <code>SPIn\_CTRL2.clkpol</code>, controls if the SCK signal is active high or active low. The SPIn peripheral supports four combinations of SCK phase and polarity referred to as SPI modes 0, 1, 2, and 3. Clock Polarity (SPIn\_CTRL2.clkpol) selects an active low/high clock and has no effect on the transfer format. Clock Phase (SPIn\_CTRL2.clkpha) selects one of two different transfer formats. For proper data transmission, the clock phase and polarity must be identical for the SPI master and slave. The master always places data on the MOSI line a half-cycle before the SCK edge for the slave to latch the data. See section *Clock Phase and Polarity Control* for additional details. #### 12.4.2 Peripheral Clock See *Table 12-1* for the specific input clock, $f_{INPUT\_CLK}$ , used for each SPI instance. For SPI instances assigned to the AHB bus, the SPI input clock is the system clock, SYS\_CLK. For SPI instances mapped to the APB bus, the SPI input clock is the system Maxim Integrated Page 184 of 347 peripheral clock, PCLK. The SPI input clock drives the SPIn peripheral clock. The SPIn provides an internal clock, SPIn\_CLK, that is used within the SPI peripheral for the base clock to control the module and generate the SCK clock when in master mode. Set the SPIn internal clock using the field SPIn\_CLKCTRL.scale as shown in Equation 12-1. Valid settings for SPIn\_CLKCTRL.scale are 0 to 8, allowing a divisor of 1 to 256. Equation 12-1: SPI Peripheral Clock $$f_{SPI\_CLK} = \frac{f_{INPUT\_CLK}}{2^{clkdiv}}$$ #### 12.4.3 Master Mode Serial Clock Generation In master and multi-master mode, the SCK clock is generated by the master. The SPIn provides control for both the high time and low time of the SCK clock. This control allows setting the high and low times for the SCK to duty cycles other than 50% if required. The SCK clock uses the SPIn peripheral clock as a base value, and the high and low values are a count of the number of $f_{SPI\_CLK}$ clocks. Figure 12-5, visually represents the use of the $SPIn\_CLKCTRL.hi$ and $SPIn\_CLKCTRL.lo$ fields for a non-50% duty cycle serial clock generation. See Equation 12-2 and Equation 12-3 for calculating the SCK high and low time from the $SPIn\_CLKCTRL.hi$ and $SPIn\_CLKCTRL.ho$ field values. Figure 12-5: SCK Clock Rate Control Equation 12-2: SCK High Time $$t_{SCK\_HI} = t_{SPIn\_CLK} \times SPIn\_CLKCTRL.hi$$ Equation 12-3: SCK Low Time $$t_{SCK\ LOW} = t_{SPIn\ CLK} \times SPIn\_CLKCTRL.$$ lo ## 12.4.4 Clock Phase and Polarity Control SPIn supports four combinations of clock and phase polarity as shown in *Table 12-5*. Clock polarity is controlled using the bit *SPIn\_CTRL2.clkpol* and determines if the clock is active high or active low as shown in *Figure 12-6*. Clock polarity does not affect the transfer format for SPI. Clock phase determines when the data must be stable for sampling. Setting the clock phase to 0, *SPIn\_CTRL2.clkpha* = 0, dictates the SPI data is sampled on the initial SPI clock edge regardless of clock polarity. Maxim Integrated Page 185 of 347 Phase 1, SPIn\_CTRL2.clkpha = 1, results in data sample occurring on the second edge of the clock regardless of clock polarity. Figure 12-6: SPI Clock Polarity For proper data transmission, the clock phase and polarity must be identical for the SPI master and slave. The master always places data on the MOSI line a half-cycle before the SCK edge for the slave to latch the data. Table 12-5: SPI Modes Clock Phase and Polarity Operation | SPI Mode | SPIn_CTRL2<br>clkpha | SPIn_CTRL2<br>clkpol | SCK<br>Transmit Edge | SCK<br>Receive Edge | SCK<br>Idle State | |----------|----------------------|----------------------|----------------------|---------------------|-------------------| | 0 | 0 | 0 | Falling | Rising | Low | | 1 | 0 | 1 | Rising | Falling | High | | 2 | 1 | 0 | Rising | Falling | Low | | 3 | 1 | 1 | Falling | Rising | High | #### 12.4.5 Transmit and Receive FIFOs The Transmit FIFO hardware is 32 bytes deep. The write data width can be 8-, 16- or 32-bits wide. A 16-bit write queues a 16-bit word to the FIFO hardware. A 32-bit write queues two 16-bit words to the FIFO hardware with the least significant word dequeued first. Bytes must be written to two consecutive byte addresses, with the odd byte as the most significant byte, and the even byte as the least significant byte. The FIFO logic waits for both the odd and even bytes to be written to this register space before dequeuing the 16-bit result to the FIFO. The Receive FIFO hardware is 32 bytes deep. Read data width can be 8-, 16- or 32-bits. A byte read from this register dequeues one byte from the FIFO. A 16-bit read from this register dequeues two bytes from the FIFO, least significant byte first. A 32-bit read from this register dequeues four bytes from the FIFO, least significant byte first. ## 12.4.6 Interrupts and Wakeups The SPIn supports multiple interrupt sources. Status flags for each interrupt are set regardless of the state of the interrupt enable bit for that event. The event happens once when the condition is satisfied. The status flag must be cleared by the software by writing a 1 to the interrupt flag. Maxim Integrated Page 186 of 347 The following FIFO interrupts are supported: - Transmit FIFO Empty - · Transmit FIFO Threshold - Receive FIFO Full - Receive FIFO Threshold - Transmit FIFO Underrun - Slave mode only, master mode stalls the serial clock - Transmit FIFO Overrun - Receive FIFO Underrun - Receive FIFO Overrun - Slave mode only, master mode stalls the serial clock - SPIn supports interrupts for the internal state of the SPI as well as external signals. The following transmission interrupts are supported: - SSn asserted or deasserted - SPI transaction complete - Master mode only - Slave mode transaction aborted - Multi-master fault The SPIn port can wake up the microcontroller from low-power modes when the wake event is enabled. SPIn events that can wake the microcontroller are: - Receive FIFO full - Transmit FIFO empty - · Receive FIFO threshold - Transmit FIFO threshold # 12.5 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 12-6*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 12-6: SPIn Register Summary | Offset | Register Name | Access | Description | |----------|---------------|--------|-----------------------------------------| | [0x0000] | SPIn_FIFO32 | R/W | SPI FIFO Data Register | | [0x0000] | SPIn_FIFO16 | R/W | SPI 16-bit FIFO Data Register | | [0x0000] | SPIn_FIFO8 | R/W | SPI 8-bit FIFO Data Register | | [0x0004] | SPIn_CTRL0 | R/W | SPI Master Signals Control Register | | [0x0008] | SPIn_CTRL1 | R/W | SPI Transmit Packet Size Register | | [0x000C] | SPIn_CTRL2 | R/W | SPI Static Configuration Register | | [0x0010] | SPIn_SSTIME | R/W | SPI Slave Select Timing Register | | [0x0014] | SPIn_CLKCTRL | R/W | SPI Master Clock Configuration Register | | [0x001C] | SPIn_DMA | R/W | SPI DMA Control Register | | [0x0020] | SPIn_INTFL | R/W1C | SPI Interrupt Flag Register | | [0x0024] | SPIn_INTEN | R/W | SPI Interrupt Enable Register | | [0x0028] | SPIn_WKFL | R/W1C | SPI Wakeup Flags Register | Maxim Integrated Page 187 of 347 | | Offset | Register Name | Access | Description | |---|----------|---------------|--------|----------------------------| | Ī | [0x002C] | SPIn_WKEN | R/W | SPI Wakeup Enable Register | | Ī | [0x0030] | SPIn_STAT | RO | SPI Status Register | # 12.5.1 Register Details # Table 12-7: SPI FIFO32 Register | SPI FIFO Data | | | | SPIn_FIFO32 | [0x0000] | |---------------|------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | data | R/W | 0 | SPIn FIFO Data Register This register is used for the SPI Transmit register returns characters from the Re characters to the Transmit FIFO. Read a 2-byte, or 4-byte widths only. Reading the FIFO results in undefined behavior. | ceive FIFO and writing to this register adds and write this register in either 1-byte, | # Table 12-8: SPI 16-bit FIFO Register | SPI FIFO D | SPI FIFO Data | | | SPIn_FIFO16 [0x0000] | | | | |------------|---------------|--------|-------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:16 | - | R/W | 0 | Reserved | Reserved | | | | 15:0 | data | R/W | 0 | characters to the Transmit FIFO. Read a | it and Receive FIFO. Reading from this<br>ceive FIFO and writing to this register adds<br>and write this register in 2-byte width only<br>empty FIFO or writing to a full FIFO results | | | ## Table 12-9: SPI 8-bit FIFO Register | SPI 8-bit FI | SPI 8-bit FIFO Data | | | SPIn_FIFO8 | [0x0000] | | | |--------------|---------------------|--------|-------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:0 | - | R/W | 0 | Reserved | Reserved | | | | 7:0 | data | R/W | 0 | characters to the Transmit FIFO. Read a | t and Receive FIFO. Reading from this<br>ceive FIFO and writing to this register adds<br>and write this register in 1-byte width only<br>empty FIFO or writing to a full FIFO results | | | # Table 12-10: SPI Control 0 Register | SPI Control 0 | | | | SPIn_CTRL0 | [0x0004] | |---------------|------|--------|-------|-------------|----------| | Bits | Name | Access | Reset | Description | | | 31:20 | - | R/W | 0 | Reserved | | Maxim Integrated Page 188 of 347 | SPI Contro | 10 | | | SPIn_CTRL0 | [0x0004] | |------------|-----------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 19:16 | ss_active | R/W | 0 | which slave select pin is active wh (SPIn_CTRLO.start = 1). One or mo transaction by setting the bit for e and SPIn_SS2 by setting this field this field to 0b1111 | select lines for each port. This field selects en the next SPI transaction is started re slave select pins can be selected for each SPI each slave select pin. For example, use SPIn_SSO to 0b0101 or select all slave selects by setting the SPIn is configured for master mode | | 15:9 | - | R/W | 0 | Reserved | | | 8 | ss_ctrl | R/W | 0 | Master Slave Select Control This field controls the behavior of the slave select pins at the completion of a transaction. The default behavior, ss_ctrl = 0, deasserts the slave select pin at the completion of the transaction. Set this field to 1 to leave the slave select pins asserted at the completion of the transaction. If the external device supports this behavior, leaving the slave select pins asserted allows multiple transactions without the delay associated with deassertion of the slave select pin between transactions. | | | | | | | 0: Slave Select is deasserted at t<br>1: Slave Select stays asserted at | | | 7:6 | - | R/W | 0 | Reserved. | | | 5 | start | R/W1O | 0 | Master Start Data Transmission Set this field to 1 to start a SPI master mode transaction. 0: No master mode transaction active. 1: Master initiates a data transmission. Ensure that all pending transactions are complete before setting this field to 1. Note: This field is only used when the SPIn is configured for master mode (SPIn_CTRLO.master = 1). | | | 4 | ss_io | R/W | 0 | Master Slave Select Signal Direction Set the I/O direction for 0: Slave select is an output 1: Slave select is an input Note: This field is only used when the SPIn is configured for master mode (SPIn CTRLO.mst mode = 1). | | | 3:2 | - | R/W | 0 | Reserved | | | 1 | mst_mode | R/W | 0 | SPI Master Mode Enable This field selects between slave mode and master mode operation for the SPI port. Write this field to 0 to operate as an SPI slave. Setting this field to 1 sets the port as an SPI master. 0: Slave mode SPI operation. 1: Master mode SPI operation. | | | 0 | en | R/W | 0 | SPI Enable/Disable This field enables and disables the SPIn port. Disable the SPIn port by setting this field to 0. Disabling the SPIn port does not affect the SPIn FIFOs or register settings. Access to SPIn registers is always available. 0: SPIn port is disabled | | | | | | | 1: SPIn port is enabled | | Maxim Integrated Page 189 of 347 Table 12-11: SPI Control 1 Register | SPI Transr | nit Packet Size | | | SPIn_CTRL1 | [0x0008] | | |------------|-----------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:16 | rx_num_char | R/W | 0 | <b>Number of Receive Characters</b> Number of characters to receive in re | Number of Receive Characters Number of characters to receive in receive FIFO. | | | | | | | | Note: If the SPIn port is set to operate in 4-wire mode, this field is ignored and the SPIn_CTRL1.tx_num_chars field is used for both the number of characters to receive and transmit. | | | 15:0 | tx_num_char | R/W | 0 | Number of Transmit Characters Number of characters to transmit from transmit FIFO. | | | | | | | | Note: If the SPIn port is set to operate in 4-wire mode, this field is used for both the number of characters to receive and transmit. | | | # Table 12-12: SPI Control 2 Register | SPI Contro | 12 | | | SPIn_CTRL2 | [0x000C] | | | |------------|------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:20 | - | R/W | 0 | Reserved | | | | | 19:16 | ss_pol | R/W | 0 | Slave Select Polarity Controls the polarity of each individual SS signal where each bit position corresponds to a SS signal. SPIn_SSO is controlled with bit position 0 and SPIn_SS2 is controlled with bit position 2. | | | | | | | | | For each bit position, | | | | | | | | | 0: SS is active low<br>1: SS is active high | | | | | 15 | three_wire | R/W | 0 | Three-Wire SPI Enable Set this field to 1 to enable three-wire SPI communication. | communication. Set this field to 0 for | | | | | | | | 0: Four-wire full-duplex mode enabled.<br>1: Three-wire mode enabled | | | | | | | | | Note: This field is ignored for Dual SPI, SPIn_<br>SPIn_CTRL2.data_width =2. | _CTRL2.data_width =1, and Quad SPI, | | | | 14 | - | R/W | 0 | Reserved | | | | Maxim Integrated Page 190 of 347 | SPI Control 2 | | | | SPIn_CTRL2 [0x000C] | | | | |---------------|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--| | Bits | Name | Access | Reset | Description | | | | | 13:12 | data_width | R/W | 0b00 | SPI Data Width This field controls the number of data lines | used for SPI communications. | | | | | | | | Three-wire SPI: data_width = 0 | | | | | | | | | Set this field to 0, indicating SPIn_MOSI is u | sed for half-duplex communication. | | | | | | | | Four-wire full-duplex SPI: data_width = 0 | | | | | | | | | Set this field to 0, indicating SPIn_MOSI and output and input respectively. | I SPIn_MISO are used for the SPI data | | | | | | | | Dual mode SPI: data_width = 1 Set this field to 1, indicating SPIn_SDIO0 and communication. | d SPIn_SDIO1 are used for half-duplex | | | | | | | | Quad mode SPI: data_width = 2 Set this field to 2, indicating SPIn_SDIO0, SP SPIn_SDIO3 are used for half-duplex comm | | | | | | | | | 0: 1-bit per SCK cycle (Three-wire half-du<br>1: 2-bits per SCK cycle (Dual mode SPI)<br>2: 4-bits per SCK cycle (Quad mode SPI)<br>3: Reserved | olex SPI and Four-wire full-duplex SPI) | | | | | | | | Note: When this field is set to 0, use the field SPIn_CTRL2.three_wire to select either Three-Wire SPI or Four-Wire SPI operation. | | | | | 11:8 | numbits | R/W | 0 | Number of Bits per Character Set this field to the number of bits per character this field to 0 indicates a character size of 1 | | | | | | | | | 0: 16-bits per character 1: 1-bit per character (not supported) 2: 2-bits per character | | | | | | | | | <br>14: 14-bits per character<br>15: 15-bits per character | | | | | | | | | Note: 1-bit and 9-bit character lengths are not supported. Note: 2-bit and 10-bit character lengths do not support maximum SCK speeds in master mode. SPIn_CLK.scale must be > 0 Note: For Dual and Quad mode SPI, the character size should be divisible by the number of bits per SCK cycle. | | | | | 7:2 | - | R/W | 0 | Reserved | | | | | 1 | clkpol | R/W | 0 | Clock Polarity This field controls the SCK polarity. The defiand mode 1 operation and is active high. In and mode 3 operation. | | | | | | | | | 0: Standard SCK for use in SPI mode 0 and 1: Inverted SCK for use in SPI mode 2 and | | | | | 0 | clkpha | R/W | 0 | Clock Phase 0: Data sampled on clock rising edge. Use 1: Data sampled on clock falling edge. Use | | | | # Table 12-13: SPI Slave Select Timing Register | SPI Slave Select Timing | | | | SPIn_SSTIME | [0x0010] | |-------------------------|------|--------|-------|-------------|----------| | Bits | Name | Access | Reset | Description | | | 31:24 | - | R/W | 0 | Reserved | | Maxim Integrated Page 191 of 347 | SPI Slave Se | elect Timing | | | SPIn_SSTIME [0x0010] | | | |--------------|--------------|--------|-------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 23:16 | inact | R/W | 0 | | ystem clocks the bus is inactive between the nactive) and the start of the next transaction | | | | | | | 0: 256<br>1: 1<br>2: 2<br>3:3 | | | | | | | | <br><br>254: 254<br>255: 255 | | | | | | | | Note: The SPIn_SSTIME register bit<br>master mode (SPIn_CTRLO.master | settings only apply when SPIn is operating in = 1) | | | 15:8 | post | R/W | 0 | Slave Select Hold Post Last SCK<br>Number of system clock cycles tha | t SS remains active after the last SCK edge. | | | | | | | 0: 256<br>1: 1<br>2: 2<br>3:3 | | | | | | | | <br>254: 254<br>255: 255 | | | | | | | | Note: The SPIn_SSTIME register bit master mode (SPIn_CTRL0.master | settings only apply when SPIn is operating in<br>= 1) | | | 7:0 | pre | R/W | 0 | Slave Select Delay to First SCK Set the number of system clock cy- first SCK edge. | cles the slave select is held active prior to the | | | | | | | 0: 256<br>1: 1<br>2: 2<br>3:3 | | | | | | | | <br><br>254: 254<br>255: 255 | | | | | | | | | settings only apply when SPIn is operating in = 1) | | Table 12-14: SPI Master Clock Configuration Registers | SPI Master Clock Configuration | | | | SPIn_CLKCTRL | [0x0014] | |--------------------------------|------|--------|-------|--------------|----------| | Bits | Name | Access | Reset | Description | | | 31:20 | - | R/W | 0 | Reserved | | Maxim Integrated Page 192 of 347 | SPI Maste | SPI Master Clock Configuration | | | SPIn_CLKCTRL | [0x0014] | | |-----------|--------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 19:16 | clkdiv | R/W | 0 | SPI Peripheral Clock Scale Scales the SPI input clock (PCLK) by $2^{\text{scale}}$ to generate the SPIn peripheral clock. $f_{SPInCLK} = \frac{f_{SPIn\_INPUT\_CLK}}{2^{clkdiv}}$ Valid values for scale are 0 to 8 inclusive. Values greater than 8 are reserved for future use. Note: 1-bit and 9-bit character lengths are not supported. Note: If $SPIn\_CLKCTRL.clkdiv = 0$ , $SPIn\_CLKCTRL.hi = 0$ , and $SPIn\_CLKCTRL.lo = 0$ , character sizes of 2 and 10 bits are not supported. | | | | 15:8 | hi | R/W | 0 | SCK Hi Clock Cycles Control 0: Hi duty cycle control disabled. Only v 1 - 15: The number of SPIn peripheral of Note: 1-bit and 9-bit character lengths an Note: If SPIn_CLKCTRL.clkdiv = 0, SPIn_Clear character sizes of 2 and 10 bits are not su | clocks, $f_{SPInCLK}$ , that SCK is high. The not supported. LKCTRL.hi = 0, and SPIn_CLKCTRL.lo = 0, | | | 7:0 | lo | R/W | 0 | SCK Low Clock Cycles Control This field controls the SCK low clock time and is used to control the overall SCK duty cycle in combination with the SPIn_CLK.hi field. 0: Low duty cycle control disabled. Setting this field to 0 is only valid if SPIn_CLK.clkdiv = 0. 1 to 15: The number of SPIn peripheral clocks, f <sub>SPInCLK</sub> , that the SCK signal is low. Note: 1-bit and 9-bit character lengths are not supported. Note: If SPIn_CLKCTRL.clkdiv = 0, SPIn_CLKCTRL.hi = 0, and SPIn_CLKCTRL.lo = 0, character sizes of 2 and 10 bits are not supported. | | | # Table 12-15: SPI DMA Control Registers | SPI DMA C | ontrol | | SPIn_DMA | | | [0x001C] | | |-----------|------------|--------|----------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | De | Description | | | | 31 | dma_rx_en | R/W | 0 | | Receive DMA Enable 0: Disabled. Any pending DMA requests are cleared 1: Enabled | | | | 30:24 | dma_rx_en | R | 0 | | Number of Bytes in the Receive FIFO Read returns the number of bytes currently in the receive FIFO | | | | 23 | rx_flush | W10 | - | | Clear the Receive FIFO 1: Clear the receive FIFO and any pending receive FIFO flags in SPIn_INTFL. This should be done when the receive FIFO is inactive. Writing a 0 has no effect. | | | | 22 | rx_fifo_en | R/W | 0 | | Receive FIFO Enabled 0: Disabled 1: Enabled | | | | 21 | - | R/W | 0 | | Reserved | | | | 20:16 | rx_thd_val | R/W | 0x00 | ) | level crosses above this setting, a | ive FIFO threshold level. When the receive FIFO DMA request is triggered if enabled by setting INTFL.rx_thd_val becomes set. Valid values are reserved for future use. | | Maxim Integrated Page 193 of 347 | SPI DMA C | Control | | SPIn_DMA | | | [0x001C] | |-----------|------------|--------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | Bits | Name | Access | Reset | Desci | ription | | | 15 | dma_tx_en | R/W | 0 | | Transmit DMA Enable 0: Disabled. Any pending DMA requests are cleared. 1: Transmit DMA is enabled. | | | 14:8 | tx_lvl | RO | 0 | | lumber of Bytes in the Transmit ead this field to determine the r | FIFO number of bytes currently in the transmit FIFO. | | 7 | tx_flush | R/W | 0 | Se | Transmit FIFO Clear Set this bit to clear the transmit FIFO and all transmit FIFO flags in the SPIN INTFL register. | | | | | | | se | lote: The transmit FIFO should be<br>etting this field.<br>lote: Setting this field to 0 has no | e disabled (SPIn_DMA.tx_fifo_en = 0) prior to o effect. | | 6 | tx_fifo_en | R/W | 0 | | ransmit FIFO Enabled<br>0: Disabled<br>1: Enabled | | | 5 | - | R/W | 0 | Re | eserved | | | 4:0 | tx_thd_val | R/W | 0x10 | Se<br>FI<br>er | Transmit FIFO Threshold Level Set this value to the desired transmit FIFO threshold level. When the transmit FIFO count (SPIn_DMA.tx_IvI) falls below this value, a DMA request is triggered if enabled by setting SPIn_DMA.dma_tx_en and SPIn_INTFL.tx_thd_val becomes set. | | Table 12-16: SPI Interrupt Status Flags Registers | SPI Interr | upt Status Flag | s | | SPIn_INTFL | [0x0020] | | |------------|-----------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--| | Bits | Name | Access | Reset | t Description | | | | 31:16 | - | R/W | 0 | Reserved | | | | 15 | rx_un | R/1 | 0 | Receive FIFO Underrun Flag<br>Set when a read is attempted from an emp | oty receive FIFO. | | | 14 | rx_ov | R/W1C | 0 | Receive FIFO Overrun Flag Set if SPI is in slave mode, and a write to a full receive FIFO is attempted. If the SPI is in master mode, this bit is not set as the SPI stalls the clock until data is read from the receive FIFO. | | | | 13 | tx_un | R/W1C | 0 | Transmit FIFO Underrun Flag Set if SPI is in slave mode, and a read from empty transmit FIFO is attempted. If SPI is in master mode, this bit is not set as the SPI stalls the clock until data is written to the empty transmit FIFO. | | | | 12 | tx_ov | R/W1C | 0 | Transmit FIFO Overrun Flag Set when a write is attempted to a full tran | nsmit FIFO. | | | 11 | mst_done | R/W1C | 0 | Master Data Transmission Done Flag Set if SPIn is in master mode, and all transactions have completed. SPIn_CTRL1.tx_num_char has been reached. | | | | 10 | - | R/W | 0 | Reserved | | | | 9 | abort | R/W1C | 0 | Slave Mode Transaction Abort Detected Flag Set if the SPI is in slave mode, and SS is deasserted before a complete character is received. | | | Maxim Integrated Page 194 of 347 | SPI Interre | upt Status Flag | s | | SPIn_INTFL | [0x0020] | |-------------|-----------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | Bits | Name | Access | Reset | Description | | | 8 | fault | R/W1C | 0 | Multi-Master Fault Flag Set if the SPI is in master mode, multi-master mode is enabled, and a slave select input is asserted. A collision also sets this flag. | | | 7:6 | - | R/W | 0 | Reserved | | | 5 | ssd | R/W1C | 0 | Slave Select Deasserted Flag | | | 4 | ssa | R/W1C | 0 | Slave Select Asserted Flag | | | 3 | rx_full | R/W1C | 0 | Receive FIFO Full Flag | | | 2 | rx_thd | R/W1C | 0 | Receive FIFO Threshold Level Crossed Flag<br>Set when the receive FIFO exceeds the value<br>receive FIFO level drops below SPIn_DMA.I | ue in SPIn_DMA.rx_fifo_level. Cleared once | | 1 | tx_em | R/W1C | 1 | Transmit FIFO Empty Flag The transmit FIFO is empty. | | | 0 | tx_thd | R/W1C | 0 | Transmit FIFO Threshold Level Crossed Flag Set when the transmit FIFO is less than the value in SPIn_DMA.tx_fifo_level. Cleared once transmit FIFO level exceeds SPIn_DMA.tx_fifo_level, | | Table 12-17: SPI Interrupt Enable Registers | SPI Interre | upt Enable | | | SPIn_INTEN | [0x0024] | | | |-------------|------------|--------|-------|--------------------------------------------------------------------|----------|--|--| | Bits | Name | Access | Reset | Description | | | | | 31:16 | - | R/W | 0 | Reserved | | | | | 15 | rx_un | R/W | 0 | Receive FIFO Underrun Interrupt Enable 0: Disabled 1: Enabled | | | | | 14 | rx_ov | R/W | 0 | Receive FIFO Overrun Interrupt Enable 0: Disabled 1: Enabled | | | | | 13 | tx_un | R/W | 0 | Transmit FIFO Underrun Interrupt Enable 0: Disabled 1: Enabled | | | | | 12 | tx_ov | R/W | 0 | Transmit FIFO Overrun Interrupt Enable 0: Disabled 1: Enabled | | | | | 11 | mst_done | R/W | 0 | Master Data Transmission Done Interrupt Ena 0: Disabled 1: Enabled | able | | | | 10 | - | R/W | 0 | Reserved | | | | | 9 | abort | R/W | 0 | Slave Mode Abort Detected Interrupt Enable 0: Disabled 1: Enabled | | | | | 8 | fault | R/W | 0 | Multi-Master Fault Interrupt Enable 0: Disabled 1: Enabled | | | | | 7:6 | - | R/W | 0 | Reserved | | | | | 5 | ssd | R/W | 0 | Slave Select Deasserted Interrupt Enable 0: Disabled 1: Enabled | | | | Maxim Integrated Page 195 of 347 | SPI Interre | upt Enable | | | SPIn_INTEN | [0x0024] | |-------------|------------|--------|-------|----------------------------------------------------------------------------|------------| | Bits | Name | Access | Reset | Description | | | 4 | ssa | R/W | 0 | Slave Select Asserted Interrupt Enable 0: Disabled 1: Enabled | | | 3 | rx_full | R/W | 0 | Receive FIFO Full Interrupt Enable 0: Disabled 1: Enabled | | | 2 | rx_thd | R/W | 0 | Receive FIFO Threshold Level Crossed Interrup 0: Disabled 1: Enabled | ot Enable | | 1 | tx_em | R/W | 0 | Transmit FIFO Empty Interrupt Enable 0: Disabled 1: Enabled | | | 0 | tx_thd | R/W | 0 | Transmit FIFO Threshold Level Crossed Interru<br>0: Disabled<br>1: Enabled | upt Enable | Table 12-18: SPI Wakeup Status Flags Registers | SPI Wakeup Flags | | | | SPIn_WKFL | [0x0028] | | |------------------|---------|--------|-------|----------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Name | Access | Reset | Description | | | | 31:4 | - | R/W | 0 | Reserved | | | | 3 | rx_full | R/W1C | 0 | Wake on Receive FIFO Full Flag 0: Wake condition has not occurred. 1: Wake condition occurred. | | | | 2 | rx_thd | R/W1C | 0 | Wake on Receive FIFO Threshold Level Crossed Flag 0: Wake condition has not occurred. 1: Wake condition occurred. | | | | 1 | tx_em | R/W1C | 0 | Wake on Transmit FIFO Empty Flag 0: Wake condition has not occurred. 1: Wake condition occurred. | | | | 0 | tx_thd | R/W1C | 0 | Wake on Transmit FIFO Threshold Level Crossed Flag 0: Wake condition has not occurred. 1: Wake condition occurred. | | | # Table 12-19: SPI Wakeup Enable Registers | SPI Wakeup Enable | | | | SPIn_WKEN | [0x002C] | | |-------------------|---------|--------|-------|----------------------------------------------------------------------------------------------------------|----------|--| | Bits | Name | Access | Reset | Description | | | | 31:4 | - | R/W | 0 | Reserved | | | | 3 | rx_full | R/W | 0 | Wake on Receive FIFO Full Enable 0: Wake event is disabled 1: Wake event is enabled. | | | | 2 | rx_thd | R/W | 0 | Wake on Receive FIFO Threshold Level Crossed Enable 0: Wake event is disabled 1: Wake event is enabled. | | | | 1 | tx_em | R/W | 0 | Wake on Transmit FIFO Empty Enable 0: Wake event is disabled 1: Wake event is enabled. | | | | 0 | tx_thd | R/W | 0 | Wake on Transmit FIFO Threshold Level Crossed Enable 0: Wake event is disabled 1: Wake event is enabled. | | | Maxim Integrated Page 196 of 347 Table 12-20: SPI Slave Select Timing Registers | SPI Status | | | | SPIn_STAT [0x0030] | | | | |------------|------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | Bits | Name | Access | Reset | Description | Description | | | | 31:1 | - | R/W | 0 | Reserved | | | | | 0 | busy | R | 0 | SPI Active Status SPI status flag, see value descriptions for details of each value. | | | | | | | | | <ul> <li>0: SPIn is not active. In master mode, the busy flag is cleared when the last charactis sent. In slave mode, the busy field is cleared when the configured slave selecting in the selecting is active. In master mode, the busy flag is set when a transaction starts. In slave mode, the busy flag is set when a configured slave selecting it is asserted.</li> <li>Note: SPIn_CTRLO, SPIn_CTRL1, SPIn_CTRL2, SPIn_SSTIME, and SPIn_CLKCTRL should not be configured if this bit is set.</li> </ul> | | | | Maxim Integrated Page 197 of 347 # 13. I<sup>2</sup>C Master/Slave Serial Communications Peripheral (I2C) The $I^2C$ peripherals can be configured as either an $I^2C$ master or $I^2C$ slave at standard data rates. For simplicity, I2Cn is used throughout this section to refer to any of the $I^2C$ peripherals. For detailed information on I<sup>2</sup>C bus operation, refer to Maxim Application Note 4024 "SPI/I<sup>2</sup>C Bus Lines Control Multiple Peripherals" at https://www.maximintegrated.com/en/app-notes/index.mvp/id/4024 # 13.1 I<sup>2</sup>C Master/Slave Features Each I<sup>2</sup>C master/slave is compliant with the I<sup>2</sup>C Bus Specification and include the following features: - Communicates through a serial data bus (SDA) and a serial clock line (SCL). - Operates as either a master or slave device as a transmitter or receiver. - Supports I<sup>2</sup>C Standard Mode, Fast Mode, Fast Mode Plus, and High Speed (Hs) Mode. - Transfers data at rates up to: - 100kbps in Standard Mode. - 400kbps in Fast Mode. - 1Mbps in Fast Mode Plus. - 3.4Mbps in Hs Mode. - Supports multi-master systems, including support for arbitration and clock synchronization for Standard Mode, Fast Mode, and Fast Mode Plus. - Supports 7- and 10-bit addressing. - Supports RESTART condition. - Supports clock stretching. - Provides transfer status interrupts and flags. - Provides DMA data transfer support. - Supports I<sup>2</sup>C timing parameters fully controllable through firmware. - Provides glitch filter and Schmitt trigger hysteresis on SDA and SCL. - Provides control, status, and interrupt events for maximum flexibility. - Provides independent 8-byte receive FIFO and 8-byte transmit FIFO. - Provides transmit FIFO preloading. - Provides programmable interrupt threshold levels for the transmit and receive FIFO. ## 13.2 Instances The three instances of the peripheral shown in *Table 13-1* list the locations of the SDA and SCL signals for each of the I2Cn peripherals per package. Table 13-1: MAX78000 I<sup>2</sup>C Peripheral Pins | I <sup>2</sup> C Instance | Alternate Function | Alternate Function # | Package<br>81-CTBGA | |---------------------------|--------------------|----------------------|---------------------| | 1200 | I2CO_SCL | AF1 | P0.10 | | 12C0 | I2C0_SDA | AF1 | P0.11 | | 1261 | I2C1_SCL | AF1 | P0.16 | | I2C1 | I2C1_SDA | AF1 | P0.17 | | 1262 | I2C2_SCL | AF1 | P0.30 | | I2C2 | I2C2_SDA | AF1 | P0.31 | Maxim Integrated Page 198 of 347 ## 13.3 I<sup>2</sup>C Overview ## 13.3.1 I<sup>2</sup>C Bus Terminology Table 13-2 contains terms and definitions used in this chapter for the I<sup>2</sup>C bus terminology. Table 13-2: I<sup>2</sup>C Bus Terminology | Term | Definition | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter | The device that sends data to the bus. | | Receiver | The device that receives data from the bus. | | Master | The device that initiates a transfer, generates clock signals, and terminates a transfer. | | Slave | The device addressed by a master. | | Multi-master | More than one master can attempt to control the bus at the same time without corrupting the message. | | Arbitration | Procedure to ensure that, if more than one master simultaneously tries to control the bus, only one can do so and the resulting message is not corrupted. | | Synchronization | Procedure to synchronize the clock signals of two or more devices. | | Clock Stretching | When a slave device holds SCL low to pause a transfer until it is ready. This feature is optional according to the I <sup>2</sup> C Specification; thus, a master does not have to support slave clock stretching if none of the slaves in the system are capable of clock stretching. | ## 13.3.2 I<sup>2</sup>C Transfer Protocol Operation The $I^2C$ protocol operates over a two-wire bus: a clock circuit (SCL) and a data circuit (SDA). $I^2C$ is a half-duplex protocol: only one device is allowed to transmit on the bus at a time. Each transfer is initiated when the bus master sends a START or repeated START condition. It is followed by the I<sup>2</sup>C slave address of the targeted slave device plus a read/write bit. The master can transmit data to the slave (a 'write' operation) or receive data from the slave (a 'read' operation). Information is sent most-significant-bit (MSB) first. Following the slave address, the master indicates a read or write operation and then exchanges data with the addressed slave. An acknowledge bit is sent by the receiving device after each byte is transferred. When all necessary data bytes have been transferred, a STOP or RESTART condition is sent by the bus master to indicate the end of the transaction. After the STOP condition has been sent, the bus is idle and ready for the next transaction. After a RESTART condition is sent, the same master begins a new transmission. The number of bytes that can be transmitted per transfer is unrestricted. #### 13.3.3 START and STOP Conditions A START condition occurs when a bus master pulls SDA from high to low while SCL is high, and a STOP condition occurs when a bus master allows SDA to be pulled from low to high while SCL is high. Because these are unique conditions that cannot occur during normal data transfer, they are used to denote the beginning and end of the data transfer. #### 13.3.4 Master Operation I<sup>2</sup>C transmit and receive data transfer operations occur through the I2Cn\_FIFO register. Writes to the register load the transmit FIFO and reads of the register return data from the receive FIFO. If a slave sends a NACK in response to a write operation, the I<sup>2</sup>C master generates an interrupt. The I<sup>2</sup>C controller can be configured to issue a STOP condition to free the bus. The receive FIFO contains the received data. If the receive FIFO is full or the transmit FIFO is empty, the I<sup>2</sup>C master stops the clock to allow time to read bytes from the receive FIFO or load bytes into the transmit FIFO. ### 13.3.5 Acknowledge and Not Acknowledge An acknowledge bit (ACK) is generated by the receiver, whether I<sup>2</sup>C master or slave, after every byte received by pulling SDA low. The ACK bit is how the receiver tells the transmitter that the byte was successfully received, and another byte might be sent. Maxim Integrated Page 199 of 347 A Not Acknowledge (NACK) occurs if the receiver does not generate an ACK when the transmitter releases SDA. A NACK is generated by allowing SDA to float high during the acknowledge time slot. The I<sup>2</sup>C master can then either generate a STOP condition to abort the transfer, or it can generate a repeated START condition (that is, send a START condition without an intervening STOP condition) to start a new transfer. A receiver can generate a NACK after a byte transfer if any of the following conditions occur: - No receiver is present on the bus with the transmitted address. In that case, no device responds with an acknowledge signal. - The receiver is unable to receive or transmit because it is busy and is not ready to start communication with the master - During the transfer, the receiver receives data or commands it does not understand. - During the transfer, the receiver is unable to receive any more data. - If an I<sup>2</sup>C master has requested data from a slave, it signals the slave to stop transmitting by sending a NACK following the last byte it requires. ### 13.3.6 Bit Transfer Process Both SDA and SCL circuits are open-drain, bidirectional circuits. Each requires an external pullup resistor that ensures each circuit is high when idle. The I<sup>2</sup>C specification states that during data transfer, the SDA line can change state only when SCL is low, and that SDA is stable and able to be read when SCL is high as shown in *Figure 13-1*. Figure 13-1: I<sup>2</sup>C Write Data Transfer An example of an I<sup>2</sup>C data transfer is as follows: - 1. A bus master indicates a data transfer to a slave with a START condition. - 2. The master then transmits one byte with a 7-bit slave address and a single read-write bit: a zero for a write or a one for a read. - 3. During the next SCL clock following the read-write bit, the master releases SDA. During this clock period, the addressed slave responds with an ACK by pulling SDA low. - 4. The master senses the ACK condition and begins transferring data. If reading from the slave, it floats SDA and allows the slave to drive SDA to send data. After each byte, the master drives SDA low to acknowledge the byte. If writing to the slave, the master drives data on the SDA circuit for each of the eight bits of the byte, and then floats SDA during the ninth bit to allow the slave to reply with the ACK indication. - 5. After the last byte is transferred, the master indicates the transfer is complete by generating a STOP condition. A STOP condition is generated when the master pulls SDA from a low to high while SCL is high. Maxim Integrated Page 200 of 347 # 13.4 Configuration and Usage ## 13.4.1 SCL and SDA Bus Drivers SCL and SDA are open-drain signals. In this device, once the I<sup>2</sup>C peripheral is enabled and the proper GPIO alternate function is selected, the corresponding pad circuits are automatically configured as open-drain outputs. However, SCL can also be optionally configured as a push-pull driver to conserve power and avoid the need for any pullup resistor. This should only be used in systems where no I<sup>2</sup>C slave device can hold SCL low, such as for clock stretching. Push-pull operation is enabled by setting *I2Cn CTRL.sclppm* to 1. SDA, on the other hand, always operates in open-drain mode. ### 13.4.2 SCL Clock Configurations The SCL frequency is dependent upon the values of I<sup>2</sup>C peripheral clock and the values of the external pullup resistor and trace capacitance on the SCL clock line. Note: An external RC load on the SCL line affects the target SCL frequency calculation. ## 13.4.3 SCL Clock Generation for Standard, Fast and Fast-Plus Modes The master generates the $I^2C$ clock on the SCL line. When operating as a master, application code must configure the $I^2Cn\_CLKHI$ and $I^2Cn\_CLKLO$ registers for the desired $I^2C$ operating frequency. The SCL high time is configured in the $I^2C$ Clock High Time register field $I2Cn\_CLKHI.hi$ using Equation 13-2. The SCL low time is configured in the $I^2C$ Clock Low Time register field $I2Cn\_CLKLO.lo$ using Equation 13-3. Each of these fields is 8-bits. The $I^2C$ frequency value is shown in Equation 13-1. Equation 13-1: I<sup>2</sup>C Clock Frequency $$f_{I2C\_CLK} = \frac{1}{t_{I2C\_CLK}}$$ is either $f_{PCLK}$ or $f_{IBRO}$ Equation 13-2: I<sup>2</sup>C Clock High Time Calculation $$t_{SCL\ HI} = t_{I2C\ CLK} \times (I2Cn\_CLKHI.hi + 1)$$ Equation 13-3: I<sup>2</sup>C Clock Low Time Calculation $$t_{SCL\ LO} = t_{I2C\ CLK} \times (I2Cn\_CLKLO.lo + 1)$$ Figure 13-2 shows the association between the SCL clock low and high times for Standard Mode, Fast Mode, and Fast Mode Plus I<sup>2</sup>C frequencies. Figure 13-2: I<sup>2</sup>C SCL Timing for Standard, Fast and Fast-Plus Modes During synchronization, external masters or external slaves may drive SCL simultaneously. This affects the SCL duty cycle. By monitoring SCL, the controller determines if an external master or slave is holding SCL low. In either case, the controller waits until SCL is high before starting to count the number of SCL high cycles. Similarly, if an external master pulls SCL low Maxim Integrated Page 201 of 347 before the controller has finished counting SCL high cycles, then the controller starts counting SCL low cycles and releases SCL once the time period, *lo*, has expired. Because the controller does not start counting the high/low time until the input buffer detects the new value, the actual clock behavior is based on many factors; including bus loading, other devices on the bus holding SCL low, and the filter delay time of this device. ## 13.4.4 SCL Clock Generation for Hs-mode To operate the I<sup>2</sup>C interface in Hs-mode at its maximum speed (~3.4MHz), values to be programmed into the I2Cn\_HSCLK.hsclk\_lo register and I2Cn\_HSCLK.hsclk\_hi register must be determined. Since the Hs-mode operation is entered by first using one of the lower speed modes for preamble, a relevant lower speed mode must also be configured. See SCL Clock Generation for Standard, Fast and Fast-Plus Modes for information regarding configuration of lower speed modes. ### 13.4.4.1 Hs-Mode Timing With I<sup>2</sup>C bus capacitances less than 100pf, the following specifications are extracted from the I<sup>2</sup>C-bus Specification User Manual Rev. 6 April 2014 https://www.nxp.com/docs/en/user-guide/UM10204.pdf $t_{LOW\ MIN}$ = 160ns, the minimum low time for the I<sup>2</sup>C bus clock. $t_{HIGH\ MIN}$ = 60ns, the minimum high time for the I<sup>2</sup>C bus clock. $t_{rCL\ MAX}$ = 40ns, the maximum rise time of the I<sup>2</sup>C bus clock. $t_{fCL\ MAX}$ = 40ns, the maximum fall time of the I<sup>2</sup>C bus clock. ## 13.4.4.2 Hs-Mode Clock Configuration The maximum Hs-mode bus clock frequency can now be determined. The system clock frequency, $f_{SYS\_CLK}$ , must be known. Hs-mode timing information from $Hs-Mode\ Timing$ must be used. Equation 13-4: I<sup>2</sup>C Target SCL Frequency Desired Target Maximum $$I^2C$$ Frequency: $f_{SCL} = \frac{1}{t_{SCL}}$ . In Hs-mode, the analog glitch filter (AF\_MIN) within the device adds a minimum delay of $t_{AF\_MIN}$ = 10ns. Equation 13-5: Determining the I2Cn HSCLK.hsclk lo Register Value $$I2Cn\_HS\_CLK.\,hsclk\_lo = MAX\left\{\left|\left(\frac{t_{LOW\_MIN} + \, t_{FCL\_MAX} + \, t_{I2C\_CLK} - t_{AF\_MIN}}{t_{I2C\_CLK}}\right)\right| - 1, \qquad \frac{t_{SCL}}{t_{I2C\_CLK}} - 1\right\}$$ Equation 13-6: Determining the I2Cn HSCLK.hsclk hi Register Value $$I2Cn\_HS\_CLK.\,hsclk\_hi = \left[ \left( \frac{t_{HIGH\_MIN} + \, t_{rCL\_MAX} + \, t_{I2C\_CLK} - t_{AF\_MIN}}{t_{I2C\_CLK}} \right) \right] - 1$$ Equation 13-7: The Calculated Frequency of the I<sup>2</sup>C Bus Clock Using the Results of Equation 13-5 and Equation 13-6 Calculated Frequency = $$((I2Cn_HS_CLK.hsclk_hi + 1) + (I2Cn_HS_CLK.hsclk_lo + 1)) * t_{I2C,CLK}$$ Table 13-3 shows the I<sup>2</sup>C bus clock calculated frequencies given different f<sub>SYS\_CLK</sub> frequencies. Table 13-3: Calculated I<sup>2</sup>C Bus Clock Frequencies | fsys_clk (MHz) | I2Cn_HSCLK.hsclk_hi | I2Cn_HSCLK.hsclk_lo | Calculated Frequency (MHz) | |----------------|---------------------|---------------------|----------------------------| | 100 | 4 | 9 | 3.3 | Maxim Integrated Page 202 of 347 | fsys_clk (MHz) | I2Cn_HSCLK.hsclk_hi | I2Cn_HSCLK.hsclk_lo | Calculated Frequency (MHz) | |----------------|---------------------|---------------------|----------------------------| | 50 | 2 | 4 | 3.125 | | 25 | 1 | 2 | 2.5 | ## 13.4.5 Addressing After a START condition the I<sup>2</sup>C slave address byte is transmitted by the hardware. The I<sup>2</sup>C slave address is composed of a slave address followed by a read/write bit. Table 13-4: I<sup>2</sup>C Slave Address Format | Slave Ad | dress Bits | R/W Bit | Description | |----------|-------------|-------------------------------------|------------------------------| | 0000 | 000 | 0 | General Call Address | | 0000 | 000 | 1 | START Condition | | 0000 | 001 | x | CBUS Address | | 0000 | 010 | x Reserved for different bus format | | | 0000 | 011 | x Reserved for future purposes | | | 0000 | 1xx | x | HS-mode master code | | 1111 | 1xx | x | Reserved for future purposes | | 1111 | 0 <i>xx</i> | Х | 10-bit slave addressing | In 7-bit addressing mode, the master sends one address byte. To address a 7-bit address slave, first clear the *I2Cn\_MSTCTRL.ex\_addr\_en* field to 0, then write the address to the transmit FIFO formatted as follows where An is address A6:A0. Master writing to slave: 7-bit address : [A6 A5 A4 A3 A2 A1 A0 0] Master reading from slave: 7-bit address: [A6 A5 A4 A3 A2 A1 A0 1] In 10-bit addressing mode (*I2Cn\_MSTCTRL.ex\_addr\_en* = 1), the first byte the master sends is the 10-bit slave Addressing byte that includes the first two bits of the 10-bit address, followed by a 0 for the R/W bit. That is followed by a second byte representing the remainder of the 10-bit address. If the operation is a write, this is followed by data bytes to be written to the slave. If the operation is a read, it is followed by a repeated START. The software then writes the 10-bit address again with a 1 for the R/W bit. This I<sup>2</sup>C then starts receiving data from the slave device. ## 13.4.6 Master Mode Operation The peripheral operates in master mode when master mode enable <code>I2Cn\_CTRL.mst\_mode = 1</code>. To initiate a transfer, the master generates a START condition by setting <code>I2Cn\_MSTCTRL.start = 1</code>. If the bus is busy, it does not generate a START condition until the bus is available. A master can communicate with multiple slave devices without relinquishing the bus. Instead of generating a STOP condition after communicating with the first slave, the master generates a Repeated START condition, or RESTART, by setting I2Cn\_MSTCTRL.restart = 1. If a transaction is in progress, the peripheral finishes the transaction before generating a RESTART. The peripheral then transmits the slave address stored in the transmit FIFO. The I2Cn\_MSTCTRL.restart bit is automatically cleared to 0 as soon as the master begins a RESTART condition. I2Cn\_MSTCTRL.start is automatically cleared to 0 after the master has completed a transaction and sent a STOP condition. The master can also generate a STOP condition by setting I2Cn MSTCTRL.stop = 1. If both START and RESTART conditions are enabled at the same time, a START condition is generated first. Then, at the end of the first transaction, a RESTART condition is generated. If both RESTART and STOP conditions are enabled at the same time, a STOP condition is not generated. Instead, a RESTART condition is generated. After the RESTART condition is generated, both bits are cleared. Maxim Integrated Page 203 of 347 If START, RESTART, and STOP are all enabled at the same time, a START condition is first generated. At the end of the first transaction, a RESTART condition is generated. The I2Cn\_MSTCTRL.stop bit is cleared and ignored. A slave cannot generate START, RESTART, or STOP conditions. Therefore, when master mode is disabled, the *I2Cn\_MSTCTRL.start*, *I2Cn\_MSTCTRL.restart*, and *I2Cn\_MSTCTRL.stop* bits are all cleared to 0. For master mode operation, the following registers should only be configured when either: - 1. The I<sup>2</sup>C peripheral is disabled, - 2. The I<sup>2</sup>C bus is guaranteed to be idle/free. If this peripheral is the only master on the bus, then changing the registers outside of a transaction (I2Cn\_MSTCTRL.start = 0) satisfies this requirement: - I2Cn\_CTRL.mst\_mode - I2Cn\_CTRL.irxm\_en - I2Cn\_CTRL.one\_mst\_mode - I2Cn\_CTRL.hs\_en - I2Cn\_RXCTRL1.cnt - I2Cn\_MSTCTRL.ex\_addr\_en - I2Cn\_MSTCTRL.mcode - I2Cn\_CLKLO.lo - I2Cn\_CLKHI.hi - I2Cn HSCLK.hsclk lo - I2Cn\_HSCLK.hsclk\_hi In contrast to the above set of register fields, the register fields below can be safely (re)programmed at any time: - All interrupt flags and interrupt enable bits - I2Cn TXCTRLO.thd val - I2Cn\_RXCTRLO.thd\_lvl - I2Cn TIMEOUT.scl to val - I2Cn\_DMA.rx\_en - I2Cn\_DMA.tx\_en - I2Cn\_FIFO.data - I2Cn\_MSTCTRL.start - I2Cn\_MSTCTRL.restart - I2Cn\_MSTCTRL.stop Maxim Integrated Page 204 of 347 ### 13.4.6.1 I<sup>2</sup>C Master Mode Receiver Operation When in master mode, initiating a master receiver operation begins with the following sequence: - 1. Write the number of data bytes to receive to the I<sup>2</sup>C receive count field (I2Cn\_RXCTRL1.cnt). - 2. Write the I<sup>2</sup>C slave address byte to the I2Cn\_FIFO register with the R/W bit set to 1. - 3. Send a START condition by setting <a href="mailto:l2Cn\_MSTCTRL.start">l2Cn\_MSTCTRL.start</a> = 1. - 4. The slave address is transmitted by the controller from the *I2Cn FIFO* register. - 5. The $I^2C$ controller receives an ACK from the slave and the controller sets the address ACK interrupt flag $(I2Cn\_INTFL0.addr\_ack = 1)$ . - 6. The I<sup>2</sup>C controller receives data from the slave and automatically ACKs each byte. The software must retrieve this data by reading the *I2Cn FIFO* register. - 7. Once <u>I2Cn\_RXCTRL1.cnt</u> data bytes have been received, the I<sup>2</sup>C controller sends a NACK to the slave and sets the Transfer Done Interrupt Status Flag (<u>I2Cn\_INTFL0.done</u> = 1). - 8. If I2Cn\_MSTCTRL.restart or I2Cn\_M.stop is set, then the I<sup>2</sup>C controller sends a repeated START or STOP, respectively. ## 13.4.6.2 I<sup>2</sup>C Master Mode Transmitter Operation When in master mode, initiating a master transmitter operation begins with the following sequence: - 1. Write the I<sup>2</sup>C slave address byte to the I2Cn FIFO register with the R/W bit set to 0. - 2. Write the desired data bytes to the *I2Cn\_FIFO* register, up to the size of the transmit FIFO. (e.g., If the transmit FIFO size is 8 bytes, the software may write one address byte and seven data bytes prior to starting the transaction.) - 3. Send a START condition by setting I2Cn MSTCTRL.start = 1. - 4. The controller transmits the slave address byte written to the *I2Cn\_FIFO* register. - 5. The $I^2C$ controller receives an ACK from the slave and the controller sets the address ACK interrupt flag $(I2Cn\_INTFL0.addr\_ack = 1)$ . - 6. The *I2Cn\_FIFO* register data bytes are transmitted on the SDA line. - a. The I<sup>2</sup>C controller receives an ACK from the slave after each data byte. - b. As the transfer proceeds, the software should refill the transmit FIFO by writing to the *I2Cn\_FIFO* register as needed. - c. If the transmit FIFO goes empty during this process, the controller pauses at the beginning of the byte and waits for the software to either write more data or instruct the controller to send a RESTART or STOP condition. - 7. Once the software writes all the desired bytes to the *I2Cn\_FIFO* register, the software should set either *I2Cn\_MSTCTRL.restart* or *I2Cn\_MSTCTRL.stop*. - 8. Once the controller sends all the remaining bytes and empties the transmit FIFO, it sets *I2Cn\_INTFL0.done* and proceeds to send out either a RESTART condition, if *I2Cn\_MSTCTRL.restart* was set, or a STOP condition, if *I2Cn\_MSTCTRL.stop* was set. #### 13.4.6.3 I<sup>2</sup>C Multi-Master Operation The I<sup>2</sup>C protocol supports multiple masters on the same bus. When the bus is free, it is possible that two (or more) masters might try to initiate communication at the same time. This is a valid bus condition. If this occurs and the two masters want to transmit different data and/or address different slaves, only one master can remain in master mode and complete its transaction. The other master must back off transmission and wait until the bus is idle. This process by which the winning master is determined is called bus arbitration. Maxim Integrated Page 205 of 347 To determine which master wins the arbitration, for each address or data bit, the master compares the data being transmitted on SDA to the value observed on SDA. If a master attempts to transmit a 1 on SDA (that is, the master lets SDA float) but senses a 0 instead, then that master loses arbitration, and the other master that sent a zero continues with the transaction. The losing master cedes the bus by switching off its SDA and SCL drivers. Note: This arbitration scheme works with any number of bus masters: if more than two masters begin transmitting simultaneously, the arbitration continues as each master cedes the bus until only one master remains transmitting. Data is not corrupted because as soon as each master realizes it has lost arbitration, it stops transmitting on SDA, leaving the following data bits sent on SDA intact. If the I<sup>2</sup>C master peripheral detects it has lost arbitration, it stops generating SCL; sets I2Cn\_INTFL0.areri; sets I2Cn\_INTFL0.tx\_lockout, flushing any remaining data in the transmit FIFO; and clears I2Cn\_MSTCTRL.start, I2Cn\_MSTCTRL.start, and I2Cn\_MSTCTRL.stop to 0. So long as the peripheral is not itself addressed by the winning master, the I<sup>2</sup>C peripheral stays in master mode (I2Cn\_CTRL.mst\_mode = 1). If at any time another master addresses this peripheral using the address programmed in I2Cn\_SLAVE.addr, then the I<sup>2</sup>C peripheral clears I2Cn\_CTRL.mst\_mode to 0 and begins responding as a slave. This can even occur during the same address transmission during which the peripheral lost arbitration. Note: Arbitration loss is considered an error condition, and like the other error conditions sets I2Cn\_INTFL0.tx\_lockout. Therefore, after an arbitration loss, the software needs to clear I2Cn\_INTFL0.tx\_lockout and reload the transmit FIFO. Also, in a multi-master environment, the software does *not* need to wait for the bus to become free before attempting to start a transaction (writing 1 to *I2Cn\_MSTCTRL.start*). If the bus is free when *I2Cn\_MSTCTRL.start* is set to 1, the transaction begins immediately. If instead the bus is busy, then the peripheral will: - 1. Wait for the other master to complete the transaction(s) by sending a STOP, - 2. Count out the bus free time using $t_{BUF} = t_{SCL\_LO}$ (see Equation 13-3), and then - 3. Send a START condition and begin transmitting the slave address byte(s) in the transmit FIFO, followed by the rest of the transfer. The I<sup>2</sup>C master peripheral is compliant with all bus arbitration and clock synchronization requirements of the I<sup>2</sup>C specification; this operation is automatic, and no additional programming is required. #### 13.4.7 Slave Mode Operation When in slave mode, the I<sup>2</sup>Cn peripheral operates as a slave device on the I<sup>2</sup>C bus and responds to an external master's requests to transmit or receive data. To configure the I<sup>2</sup>Cn peripheral as a slave, write the I<sup>2</sup>Cn\_CTRL.mst\_mode bit to zero. The I<sup>2</sup>Cn clock is driven by the master on the bus, so the SCL device pin is driven by the external master and I<sup>2</sup>Cn\_STATUS.mst\_busy remains a zero. The desired slave address must be set by writing to the I<sup>2</sup>Cn\_SLAVE.addr register. Maxim Integrated Page 206 of 347 For slave mode operation, the following register fields should be configured with the I2Cn peripheral disabled: - *I2Cn\_CTRL.mst\_mode* = 0 for slave operation. - I2Cn\_CTRL.gc\_addr\_en - *I2Cn\_CTRL.irxm\_en* - The recommended value for this field is 0. Note that a setting of 1 is incompatible with slave mode operation with clock stretching disabled (I2Cn\_CTRL.clkstr\_dis = 1). - I2Cn\_CTRL.clkstr\_dis - I2Cn CTRL.hs en - I2Cn\_RXCTRLO.dnr - SMBus/PMBus applications should set this to 0, while other applications should set this to 1. - I2Cn\_TXCTRLO.nack\_flush\_dis - I2Cn\_TXCTRLO.rd\_addr\_flush\_dis - I2Cn TXCTRLO.wr addr flush dis - I2Cn TXCTRLO.gc addr flush dis - I2Cn TXCTRLO.preload mode - Recommended value is 0 for applications that can tolerate slave clock stretching (I2Cn\_CTRL.clkstr\_dis = 0). - Recommend value is 1 for applications that do not allow slave clock stretching (I2Cn\_CTRL.clkstr\_dis = 1). - I2Cn\_CLKHI.hi - Applies to slave mode when clock stretching is enabled (I2Cn\_CTRL.clkstr\_dis = 0) - This is used to satisfy $t_{SU;DAT}$ after clock stretching; program it so that the value defined by Equation 13-2 is >= $t_{SU;DAT(min)}$ . - I2Cn\_HSCLK.hsclk\_hi - Applies to slave mode in Hs Mode when clock stretching is enabled (I2Cn\_CTRL.clkstr\_dis = 0) - This is used to satisfy $t_{SU;DAT}$ after clock stretching during Hs-Mode operation; program it so that the value defined by Equation 13-6 is $>= t_{SU;DAT(min)}$ . - I2Cn\_SLAVE.addr - I2Cn SLAVE.ext addr en In contrast to the above register fields, the following register fields can be safely (re)programmed at any time: - All interrupt flags and interrupt enables. - I2Cn\_TXCTRL0.thd\_val and I2Cn\_RXCTRL0.thd\_lvl - Transmit and receive FIFO threshold levels. - I2Cn\_TXCTRL1.tx\_rdy - Transmit ready (can only be cleared by hardware). - I2Cn\_TIMEOUT.scl\_to\_val - Timeout control. - I2Cn DMA.rx en and I2Cn DMA.tx en - Transmit and receive DMA enables. - I2Cn FIFO.data - FIFO access register. #### 13.4.7.1 Slave Transmitter The device operates as a slave transmitter when the received address matches the device slave address with the R/W bit set to 1. The master is then reading from the device slave. There two main modes of slave transmitter operation: just-in-time mode and preload mode. In just-in-time mode, the software waits to write the transmit data to the transmit FIFO until after the master addresses it for a READ transaction, "just in time" for the data to be sent to the master. This allows the software to defer the determination of what data should be sent until the time of the address match. As an example, the transmit data could be based off an immediately preceding I<sup>2</sup>C write transaction that requests a certain block of data to be sent, or the data could Maxim Integrated Page 207 of 347 represent the latest, most up-to-date value of a sensor reading. Clock stretching *must* be enabled (*I2Cn\_CTRL.clkstr\_dis* = 0) for just-in-time mode operation. Program flow for transmit operation in just-in-time mode is as follows: - 1. With I2Cn\_CTRL.en = 0, initialize all relevant registers, including specifically for this mode I2Cn\_CTRL. clkstr\_dis = 0, I2Cn\_TXCTRL0[5:2] = 0x8 and I2Cn\_TXCTRL0.preload\_mode = 0. Don't forget to program I2Cn\_CLKHI.hi and I2Cn\_HSCLK.hsclk\_hi with appropriate values satisfying tsu;pat (and HS tsu;pat). - 2. The software sets $I2Cn\_CTRL.en = 1$ . - a. The controller is now listening for its address. For either a transmit (R/W = 1) or receive (R/W = 0) operation, the peripheral responds to its address with an ACK. - b. When the address match occurs, the hardware sets I2Cn\_INTFL0.addr\_match and I2Cn\_INTFL0.tx\_lockout. - 3. The software waits for *I2Cn\_INTFLO.addr\_match* =1, either through polling the interrupt flag or setting *I2Cn\_INTENO.addr\_match* to interrupt the CPU. - 4. After reading I2Cn\_INTFLO.addr\_match =1, the software reads I2Cn\_CTRL.read to determine whether the transaction is a transmit (read = 1) or receive (read = 0) operation. In this case, assume read = 1, indicating transmit. - a. The hardware holds SCL low until the software clears I2Cn\_INTFLO.tx\_lockout and loads data into the FIFO. - 5. The software clears I2Cn\_INTFLO.addr\_match and I2Cn\_INTFLO.tx\_lockout. Now that I2Cn\_INTFLO.tx\_lockout is 0, the software can begin loading the transmit data into I2Cn\_FIFO. - 6. As soon as there is data in the FIFO, the hardware releases SCL (after counting out *I2Cn\_CLKHI.hi*) and sends out the data on the bus. - 7. While the master keeps requesting data and sending ACKs, *I2Cn\_INTFLO.ddone* remains 0, and the software should continue to monitor the transmit FIFO and refill it as needed. - a. The FIFO level can be monitored synchronously through the transmit FIFO status/interrupt flags, or asynchronously by setting I2Cn\_TXCTRLO.thd\_val and setting the I2Cn\_INTENO.tx\_thd interrupt. - b. If the transmit FIFO ever empties during the transaction, the hardware starts clock stretching and waits for it to be refilled. - 8. The master ends the transaction by sending a NACK. Once this happens, the *I2Cn\_INTFLO.done* interrupt flag is set, and the software can stop monitoring the transmit FIFO. - a. If the software needs to know how many data bytes were transmitted to the master, it should check the transmit FIFO level as soon as <a href="IZCn\_INTFLO.done">IZCn\_INTFLO.done</a> = 1 and use it to determine how many data bytes were successfully sent. - 1) Note: Any data remaining in the transmit FIFO is discarded prior to the next transmit operation; it is NOT necessary for the software to manually flush the transmit FIFO. - 9. The transaction is complete, the software should clear the *I2Cn\_INTFLO.done* interrupt flag, and clear the *I2Cn\_INTFLO.tx thd* interrupt flag. Return to step 3, waiting on an address match. The other mode of operation for slave transmit is preload mode. In this mode, it is assumed that the application firmware knows prior to the transmit operation what data it should send to the master. This data is then "preloaded" into the transmit FIFO. Once the address match occurs, this data can be sent out without any software intervention. Preload mode can be used with clock stretching either enabled or disabled, but it is the only option if clock stretching must be disabled. To use slave transmit preload mode: - 1. With I2Cn\_CTRL.en = 0, initialize all relevant registers, including specifically for this mode I2Cn\_CTRL.cl\_clk\_stretch\_dis = 1, I2Cn\_TXCTRL0[5:2] = 0xF and I2Cn\_TXCTRL0.preload\_mode = 1. - 2. The software sets I2Cn\_CTRL.en = 1. - a. Even though the controller is enabled, at this point it does not ACK an address match with R/W = 1 until the software sets I2Cn TXCTRL1.preload rdy = 1. Maxim Integrated Page 208 of 347 - 3. The software prepares for the transmit operation by loading data into the transmit FIFO, enabling DMA, setting \( \begin{align\*} \lambda 2Cn\_TXCTRLO.thd\_val \) and setting \( \begin{align\*} \lambda 2Cn\_INTENO.tx\_thd \) interrupt, etc. \end{align\*} - a. If clock stretching is disabled, an empty transmit FIFO during the transmit operation causes a transmit underrun error. Therefore, the software should take any necessary steps to avoid an underrun *prior* to setting I2Cn\_TXCTRL1.preload\_rdy = 1. - b. If clock stretching is enabled, then an empty transmit FIFO does not cause a transmit underrun error. However, it is recommended to follow the same preparation steps to minimize the amount of time spent clock stretching, which lets the transaction complete as quickly as possible. - 4. Once the software has prepared for the transmit operation, it sets I2Cn\_TXCTRL1.preload\_rdy = 1. - a. The controller is now fully enabled and responds with an ACK to an address match. - b. The hardware sets <a href="lackground-color: blue;">I2Cn\_INTFLO.addr\_match</a> when an address match occurs. <a href="lackground-color: blue;">I2Cn\_INTFLO.tx\_lockout</a> is NOT set to 1 and remains 0. - 5. The software waits for <a href="IZCn\_INTFL0.addr\_match">IZCn\_INTFL0.addr\_match</a> = 1, either through polling the interrupt flag or setting <a href="IZCn\_INTEN0.amie">IZCn\_INTEN0.amie</a> to interrupt the CPU. - 6. After seeing <code>I2Cn\_INTFLO.addr\_match =1</code>, the software reads <code>I2Cn\_CTRL.read</code> to determine if the transaction is a transmit (read = 1) or receive (read = 0) operation. In this case, assume <code>I2Cn\_CTRL.read</code>, indicating a transmit. - a. The hardware begins sending out the data that was preloaded into the transmit FIFO. - b. Once the first data byte is sent, the hardware automatically clears I2Cn\_TXCTRL1.preload\_rdy to 0. - 7. While the master keeps requesting data and sending ACKs, I2Cn\_INTFLO.done remains 0 and the software should continue to monitor the transmit FIFO and refill it as needed. - a. The FIFO level can be monitored synchronously through the transmit FIFO status/interrupt flags, or asynchronously by setting I2Cn\_TXCTRLO.thd\_val and setting I2Cn\_INTENO.tx\_thd interrupt. - b. If clock stretching is disabled and the transmit FIFO empties during the transaction, the hardware sets \( \begin{align\*} \lambda 2Cn\_INTFL1.tx\_un = 1 \) and sends 0xFF for all following data bytes requested by the master. - 3. The master ends the transaction by sending a NACK, causing the hardware to set the *I2Cn\_INTFLO.done* interrupt flag. - a. If the transmit FIFO empties at the same time that the master indicates the transaction is complete by sending a NACK, this is not considered an underrun event, and the <a href="lack">I2Cn\_INTFL1.tx\_un</a> flag remains 0. - b. If the software needs to know how many data bytes were transmitted to the master, check the transmit FIFO level when the *I2Cn\_INTFLO.done* flag is set to 1. - 9. The transaction is complete, the software should "clean up", which should include clearing *I2Cn\_INTFLO.done*. Return to step 3 and prepare for the next transaction. - a. Any data remaining in the transmit FIFO is not discarded, it is reused for the next transmit operation. - 1) If this is not desired, the software can flush the transmit FIFO. Flush the transmit and receive FIFOs by writing 0 to I2Cn\_CTRL.en and the writing 1 to I2Cn\_CTRL.en. Once a slave starts transmitting from the *I2Cn\_FIFO*, detection of out of sequence STOP, START, or RESTART conditions terminate the current transaction. When a transaction is terminated as a result of an out of sequence error, *I2Cn\_INTFLO.start\_err* or *I2Cn\_INTFLO.stap\_err* is set to 1. If the transmit FIFO is not ready ( $I2Cn\_TXCTRL1.preload\_rdy = 0$ ) and the $I^2C$ controller receives a data read request from the master, the hardware automatically sends a NACK at the end of the first address byte. The setting of the do not respond field is ignored by the hardware in this case because the only opportunity to send a NACK for an $I^2C$ read transaction is after the address byte. #### 13.4.7.2 Slave Receivers The device operates as a slave receiver when the received address matches the device slave address with the R/W bit set to 0. The external master is writing to the slave. Maxim Integrated Page 209 of 347 Program flow for a receive operation is as follows: - 1. With I2Cn\_CTRL.en = 0, initialize all relevant registers. - 2. Set *I2Cn\_CTRL.en* = 1. - a. If an address match with R/W=0 occurs, and the receive FIFO is empty, the peripheral responds with an ACK and the I2Cn INTFLO.addr match flag is set. - b. If the receive FIFO is not empty, then depending on the value of $I2Cn_RXCTRLO.dnr$ , the peripheral NACKs either the address byte ( $I2Cn_RXCTRLO.dnr = 1$ ) or the first data byte ( $I2Cn_RXCTRLO.dnr = 0$ ). - 3. Wait for <a href="mailto:l2Cn\_INTFL0.addr\_match">l2Cn\_INTFL0.addr\_match</a> interrupt. Once a successful address match occurs, the hardware sets <a href="mailto:l2Cn\_INTFL0.addr\_match">l2Cn\_INTFL0.addr\_match</a> interrupt. Once a successful address match occurs, the hardware sets <a href="mailto:l2Cn\_INTFL0.addr\_match">l2Cn\_INTFL0.addr\_match</a> interrupt. - 4. Read I2Cn\_CTRL.read to determine if the transaction is a transmit (I2Cn\_CTRL.read = 1) or a receive (I2Cn\_CTRL.read = 0) operation. In this case, assume I2Cn\_CTRL.read = 0, indicating receive. The device begins receiving data into the receive FIFO. - 5. Clear I2Cn\_INTFLO.addr\_match, and while the master keeps sending data, I2Cn\_INTFLO.done remains 0 and the software should continue to monitor the receive FIFO and empty it as needed. - a. The FIFO level can be monitored synchronously through the receive FIFO status/interrupt flags, or asynchronously by setting I2Cn\_RXCTRLO.thd\_IvI and enabling the I2Cn\_INTFLO.rx\_thd interrupt. - b. If the receive FIFO ever fills up during the transaction, then the hardware sets <a href="lackground-color: lackground-color: lackgroun - i. If I2Cn\_CTRL.clkstr\_dis = 0, start clock stretching and wait for software to read from the receive FIFO, or - ii. If I2Cn CTRL.clkstr dis = 1, respond to the master with a NACK and the last byte is discarded. - 6. The master ends the transaction by sending a RESTART or STOP. Once this happens, the *I2Cn\_INTFLO.done* interrupt flag is set, and the software can stop monitoring the receive FIFO. - 7. Once a slave starts receiving into its receive FIFO, detection of an out of sequence STOP, START, or RESTART condition releases the I<sup>2</sup>C bus to the Idle state and the hardware sets the I2Cn\_INTFL0.start\_err field or I2Cn\_INTFL0.stop\_err field to 1 based on the specific condition. If software has not emptied the data in the receive FIFO from the previous transaction by the time that a master addresses it for another write (i.e., receive) transaction, then the controller will *not* participate in the transaction, and no additional data is written into the FIFO. Although a NACK *is* sent to the master, the software can control if the NACK is sent with the initial address match, or if instead it is sent at the end of the first data byte. Setting *I2Cn\_RXCTRLO.dnr* to 1 chooses the former, while setting *I2Cn\_RXCTRLO.dnr* to 0 chooses the latter. ## 13.4.8 Interrupt Sources The $I^2C$ controller has a very flexible interrupt generator that generates an interrupt signal to the interrupt controller on any of several events. On recognizing the $I^2C$ interrupt, the software determines the cause of the interrupt by reading the $I^2C$ interrupt flags registers $I^2Cn_INTFLO$ and $I^2Cn_INTFLO$ . Interrupts can be generated for the following events: - Transaction Complete (master/slave). - Address NACK received from slave (master). - Data NACK received from slave (master). - Lost arbitration (master). - Transaction timeout (master/slave). - FIFO is empty, not empty, full to configurable threshold level (master/slave). - Transmit FIFO locked out because it is being flushed (master/slave) - Out of sequence START and STOP conditions (master/slave). - Sent a NACK to an external master because the transmit or receive FIFO was not ready (slave). - Address ACK or NACK received (master). - Incoming address match (slave). - Transmit Underflow or receive Overflow (slave). Maxim Integrated Page 210 of 347 Interrupts for each event can be enabled or disabled by setting or clearing the corresponding bit in the I2Cn\_INTENO or I2Cn\_INTEN1 interrupt enable register. Note: Disabling the interrupt does not prevent the corresponding flag from being set by the hardware but does prevent an IRQ when the interrupt flag is set. Note: Prior to enabling an interrupt, the status of the corresponding interrupt flag should be checked and, if necessary, serviced or cleared. This prevents a previous interrupt event from interfering with a new $l^2C$ communications session. #### 13.4.9 Transmit FIFO and Receive FIFO There are separate transmit and receive FIFOs. Both are accessed using the FIFO data register *I2Cn\_FIFO*. Writes to this register enqueue data into the transmit FIFO. Writes to a full transmit FIFO have no effect. Reads from *I2Cn\_FIFO* dequeue data from the receive FIFO. Writes to a full transmit FIFO have no effect and reads from an empty receive FIFO return 0xFF. The transmit and receive FIFO only read or write one byte at a time. Transactions larger than 8 bits can still be performed, however. A 16- or 32-bit write to the transmit FIFO stores just the lowest 8 bits of the write data. A 16- or 32-bit read from the receive FIFO has the valid data in the lowest 8 bits and 0's in the upper bits. In any case, the transmit and receive FIFOs only accept 8 bits at a time for either reads or writes. To offload work from the CPU, the DMA can read and write to each FIFO. See *DMA Control* for more information on configuring the DMA. During a receive transaction (which during master operation is a READ, and during slave operation is a WRITE), received bytes are automatically written to the receive FIFO. The software should monitor the receive FIFO level and unload data from it as needed by reading <code>I2Cn\_FIFO</code>. If the receive FIFO becomes full during a master mode transaction, then the hardware sets the <code>I2Cn\_INTFL1.rx\_ov</code> the <code>I2Cn\_INTFL1.rx\_ov</code> bit and one of two things happen depending on the value of <code>I2Cn\_CTRL.clkstr\_dis</code>: - If clock stretching is enabled (I2Cn\_CTRL.clkstr\_dis = 0), then the hardware stretches the clock until the software makes space available in the receive FIFO by reading from I2Cn\_FIFO. Once space is available, the hardware moves the data byte from the shift register into the receive FIFO, the SCL device pin is released, and the master is free to continue the transaction. - If clock stretching is disabled (I2Cn\_CTRL.clkstr\_dis = 1), then the hardware responds to the master with a NACK and the data byte is lost. The master can return the bus to idle with a STOP condition or start a new transaction with a RESTART condition. During a transmit transaction (which during master operation is a WRITE, and during slave operation is a READ), either the software or the DMA can provide data to be transmitted by writing to the transmit FIFO. Once the peripheral finishes transmitting each byte, it removes it from the transmit FIFO and, if available, begins transmitting the next byte. Interrupts can be generated for the following FIFO status: - Transmit FIFO level less than or equal to threshold. - Receive FIFO level greater than or equal to threshold. - Transmit FIFO underflow. - Receive FIFO overflow. - · Transmit FIFO locked for writing. Both the receive FIFO and transmit FIFO are flushed when the I<sup>2</sup>Cn port is disabled by clearing *I2Cn\_CTRL.en*=0. While the peripheral is disabled, writes to the transmit FIFO have no effect and reads from the receive FIFO return 0xFF. The transmit FIFO and receive FIFO can be flushed by setting the transmit FIFO flush bit (*I2Cn\_TXCTRLO.flush*=1) or the receive FIFO flush bit (*I2Cn\_RXCTRLO.flush*=1), respectively. In addition, under certain conditions, the transmit FIFO is Maxim Integrated Page 211 of 347 automatically locked by the hardware and flushed so stale data is not unintentionally transmitted. The transmit FIFO is automatically flushed, and writes locked out from the software under the following conditions: - General Call Address Match: Automatic flushing and lockout can be disabled by setting I2Cn\_TXCTRLO.gc\_addr\_flush\_dis. - Slave Address Match Write: Automatic flushing and lockout can be disabled by setting I2Cn TXCTRLO.wr addr flush dis. - Slave Address Match Read: Automatic flushing and lockout can be disabled by setting I2Cn TXCTRLO.rd addr flush dis. - During operation as a slave transmitter, a NACK is received. Automatic flushing and lockout can be disabled by setting I2Cn\_TXCTRLO.nack\_flush\_dis. - Any of the following interrupts: arbitration error, timeout error, master mode address NACK error, master mode data NACK error, start error, and stop error. Automatic flushing cannot be disabled for these conditions. When the above conditions occur, the transmit FIFO is flushed so that data intended for a previous transaction is not transmitted unintentionally for a new transaction. In addition to flushing the transmit FIFO, the transmit lockout flag is set (\(\begin{align\*}\ll 2Cn\_INTFLO.tx\_lockout = 1\)\) and writes to the transmit FIFO are ignored until the software acknowledges the external event by clearing \(\begin{align\*}\ll 2Cn\_INTFLO.tx\_lockout.\) ## 13.4.10 Transmit FIFO Preloading There may be situations during slave mode operation where the software wants to preload the transmit FIFO prior to a transmission, such as when clock stretching is disabled. In this scenario, rather than responding to an external master requesting data with an ACK and clock stretching while the software writes the data to the transmit FIFO, the hardware responds with a NACK until the software has preloaded the requested data into the transmit FIFO. When transmit FIFO preloading is enabled, the software controls ACKs to the external master using the transmit ready (I2Cn\_TXCTRL1.preload\_rdy) bit. When I2Cn\_TXCTRL1.preload\_rdy is set to 0, the hardware automatically NACKs all read transactions from the master. Setting I2Cn\_TXCTRL1.preload\_rdy to 1 sends an ACK to the master on the next read transaction and transmits the data in the transmit FIFO. Preloading the transmit FIFO should be complete prior to setting the I2Cn\_TXCTRL1.preload\_rdy field to 1. The required steps for implementing transmit FIFO preloading in software are as follows: - 1. Enable the transmit FIFO preloading by setting the field <a href="mailto:l2Cn\_TXCTRL0.preload\_mode">l2Cn\_TXCTRL0.preload\_mode</a> to 1. The hardware automatically clears the <a href="l2Cn\_TXCTRL1.preload\_rdy">l2Cn\_TXCTRL1.preload\_rdy</a> field to 0. - 2. If the transmit FIFO lockout flag (I2Cn\_INTFLO.tx\_lockout) is set to 1, write 1 to clear the flag and enable writes to the transmit FIFO. - 3. Enable DMA or interrupts if required. - 4. Load the transmit FIFO with the data to send when the master sends the next read request. - 5. Set I2Cn\_TXCTRL1.preload\_rdy to 1 to automatically let the hardware send the preloaded FIFO on the next read from a master - 6. I2Cn\_TXCTRL1.preload\_rdy is cleared by the hardware once it finishes transmitting the first byte, and data is transmitted from the transmit FIFO. Once cleared, the application firmware may repeat the preloading process or disable transmit FIFO preloading. Note: To prevent the preloaded data from being cleared when the master tries to read it, the software must at least set I2Cn\_TXCTRLO.rd\_addr\_flush\_dis to 1, disabling auto flush on READ address match. The software determines if the other auto flush disable bits should be set. For example, if a master uses I<sup>2</sup>C WRITE transactions to determine what data the slave should send in the following READ transactions, then the software can clear I2Cn\_TXCTRLO.wr\_addr\_flush\_dis to 0. Then when a WRITE occurs, the transmit FIFO is flushed, giving the software time to load the new data. For the READ transaction, the external master can poll the slave address until the new data has been loaded and I2Cn\_TXCTRL1.preload\_rdy is set, at which point the peripheral responds with an ACK. Maxim Integrated Page 212 of 347 ### 13.4.11 Interactive Receive Mode (IRXM) In some situations, the I2Cn might want to inspect and respond to each byte of received data. In this case, interactive receive mode (IRXM) can be used. IRXM is enabled by setting $I2Cn\_CTRL.irxm\_en = 1$ . If IRXM is enabled, it must occur before any I<sup>2</sup>C transfer is initiated. When IRXM is enabled, after every data byte received, the I2Cn peripheral automatically holds SCL low before the ACK bit. Additionally, after the 8th SCL falling edge, the I2Cn peripheral sets the IRXM interrupt status flag (I2Cn\_INTFLO.irxm = 1). Application firmware must read the data and generate a response (ACK or NACK) by setting the IRXM Acknowledge (I2Cn\_CTRL.irxm\_ack) bit accordingly. Send an ACK by clearing the I2Cn\_CTRL.irxm\_ack bit to 0. Send a NACK by setting the I2Cn\_CTRL.irxm\_ack bit to 1. After setting the I2Cn\_CTRL.irxm\_ack bit, clear the IRXM interrupt flag. Write 1 to I2Cn\_INTFLO.irxm to clear the interrupt flag. When the IRXM interrupt flag is cleared, the I2Cn peripheral hardware releases the SCL line and sends the I2Cn\_CTRL.irxm\_ack on the SDA line. While the I2Cn peripheral is waiting for the application firmware to clear the I2Cn\_INTFLO.irxm flag, the software can disable IRXM and, if operating as a master, load the remaining number of bytes to be received for the transaction. This allows the software to examine the initial bytes of a transaction, which might be a command, and then disable IRXM to receive the remaining bytes in normal operation. During IRXM, received data is not placed in the receive FIFO. Instead, the *I2Cn\_FIFO* address is repurposed to directly read the receive shift register, bypassing the receive FIFO. Therefore, before disabling IRXM, the software must first read the data byte from *I2Cn\_FIFO*.data. If the IRXM byte is not read, the byte is lost and the next read from the receive FIFO returns OXFF Note: IRXM only applies to data bytes and does not apply to address bytes, general call address responses or START byte responses. Note: When enabling IRXM and operating as a slave, clock stretching must remain enabled (I2Cn\_CTRL.clkstr\_dis = 0). ## 13.4.12 Clock Stretching When the I2Cn peripheral requires some response or intervention from the software to continue with a transaction, it holds SCL low, preventing the transfer from continuing. This is called 'clock stretching' or 'stretching the clock'. While the I<sup>2</sup>C Bus Specification defines the term 'clock stretching' to only apply to a slave device holding the SCL line low, this section describes situations where the I2Cn peripheral holds the SCL line low in either slave *or* master mode, and refers to *both* as clock stretching. When the I2Cn peripheral stretches the clock, it typically does so in response to either a full receive FIFO during a receive operation, or an empty transmit FIFO during a transmit operation. Necessarily, this occurs before the next data byte begins, either between the ACK bit and the first data bit or, if at the beginning of a transaction, immediately after a START or RESTART condition. However, when operating in IRXM (I2Cn\_CTRL.irxm\_en = 1), the peripheral can also clock stretch before the ACK bit, allowing the software to decide if to send an ACK or NACK. For a transmit operation (as either master or slave), when the transmit FIFO is empty, SCL is automatically held low after the ACK bit and before the next data byte begins. To stop clock stretching and continue the transaction, the software must write data to I2Cn\_FIFO.data. If operating in master mode, however, instead of sending more data, the software may also set either I2Cn\_MSTCTRL.stop or I2Cn\_MSTCTRL.restart to send a STOP or RESTART condition, respectively. For a receive operation (as either master or slave), when both the receive FIFO and the receive shift register are full, SCL is automatically held low until at least one data byte is read from the receive FIFO. To stop clock stretching and continue the transaction, the software must read data from I2Cn\_FIFO.data. If operating in master mode and this is the final byte of the transaction, as determined by I2Cn\_RXCTRL1.cnt, then the software must also set either I2Cn\_MSTCTRL.stop or I2Cn\_MSTCTRL.restart to send a STOP or RESTART condition, respectively. This must be done in addition to reading from the receive FIFO, since the peripheral cannot start sending the STOP or RESTART until the last data byte has been moved from the receive shift register into the receive FIFO. This occurs automatically once there is space in the receive FIFO. Maxim Integrated Page 213 of 347 Note: Since some masters do not support other devices stretching the clock, it is possible to completely disable all clock stretching during slave mode by setting I2Cn\_CTRL.clkstr\_dis to 1 and clearing I2Cn\_CTRL.irxm\_en to 0. In this case, instead of clock stretching the I2Cn peripheral sends a NACK if receiving data or sends 0xFF if transmitting data. Note: The clock synchronization required to support other I2C master or slave devices stretching the clock is built into the peripheral and requires no intervention from the software to operate correctly. #### 13.4.13 Bus Timeout The timeout field, <code>I2Cn\_TIMEOUT.scl\_to\_val</code>, is used to detect bus errors. <code>Equation 13-8</code> and <code>Equation 13-9</code> show equations for calculating the maximum and minimum timeout values based on the value loaded into the <code>I2Cn\_TIMEOUT.scl\_to\_val</code> field. Equation 13-8: I<sup>2</sup>C Timeout Maximum $$t_{\textit{TIMEOUT}} \leq \left(\frac{1}{f_{\textit{I2C CLK}}}\right) \times \left(\left(\textit{I2Cn\_TIMEOUT}.scl\_to\_val \times 32\right) + 3\right)$$ Due to clock synchronization, the timeout is guaranteed to meet the following minimum time calculation shown in *Equation 13-9*. Equation 13-9: I<sup>2</sup>C Timeout Minimum $$t_{TIMEOUT} \leq \left(\frac{1}{f_{12C\_CLK}}\right) \times \left((I2Cn\_TIMEOUT.scl\_to\_val \times 32) + 2\right)$$ The timeout feature is disabled when <code>I2Cn\_TIMEOUT.scl\_to\_val = 0</code> and is enabled for any non-zero value. When the timeout is enabled, the timeout timer starts counting when the I2Cn peripheral hardware drives SCL low and is reset by the I2Cn peripheral hardware when the SCL line is released. The timeout counter only monitors if the I2Cn peripheral hardware is driving the SCL line low. It does not monitor if an external I2Cn device is actively holding the SCL line low. The timeout counter also does not monitor the status of the SDA line. If the timeout timer expires, a bus error condition has occurred. When a timeout error occurs, the I2Cn peripheral hardware releases the SCL and SDA lines, and sets the timeout error interrupt flag to 1 (I2Cn INTFLO.to err = 1). For applications where the device may hold the SCL line low longer than the maximum timeout supported, the timeout can be disabled by setting the timeout field to 0 (*I2Cn\_TIMEOUT.scl\_to\_val* = 0). #### 13.4.14 DMA Control There are independent DMA channels for each transmit FIFO and each receive FIFO. DMA activity is triggered by the transmit FIFO (I2Cn TXCTRLO.thd val) and receive FIFO (I2Cn RXCTRLO.thd lvl) threshold levels. When the transmit FIFO byte count (I2Cn\_TXCTRL1.lvl) is less than or equal to the transmit FIFO threshold level I2Cn\_TXCTRL0.thd\_val, then the DMA transfers data into the transmit FIFO according to the DMA configuration. To ensure the DMA does not overflow the transmit FIFO, the DMA burst size should be set as follows: Equation 13-10: DMA Burst Size Calculation for I<sup>2</sup>C Transmit DMA Burst Size $$\leq$$ TX FIFO Depth $-$ I2Cn\_TXCTRL0.thd\_val = $8 -$ I2Cn\_TXCTRL0.thd\_val where $0 \leq$ I2Cn\_TXCTRL0.thd\_val $\leq$ 7 Applications trying to avoid transmit underflow and/or clock stretching should use a smaller burst size and higher <a href="mailto:l2Cn\_TXCTRL0.thd\_val">l2Cn\_TXCTRL0.thd\_val</a> setting. This fills up the FIFO more frequently but increases internal bus traffic. Maxim Integrated Page 214 of 347 When the receive FIFO count (I2Cn\_RXCTRL1.IvI) is greater than or equal to the receive FIFO threshold level I2Cn\_RXCTRL0.thd\_IvI, the DMA transfers data out of the receive FIFO according to the DMA configuration. To ensure the DMA does not underflow the receive FIFO, the DMA burst size should be set as follows: Equation 13-11: DMA Burst Size Calculation for I<sup>2</sup>C Receive $DMA \ Burst \ Size \leq I2Cn\_RXCTRL0. \ thd\_lvl$ where $1 \leq I2Cn_RXCTRL0$ . $thd_lvl \leq 8$ Applications trying to avoid receive overflow and/or clock stretching should use a smaller burst size and lower <a href="mailto:l2Cn\_RXCTRL0.thd\_lvl">l2Cn\_RXCTRL0.thd\_lvl</a>. This results in reading from the Receive FIFO more frequently but increases internal bus traffic. Note for receive operations, the length of the DMA transaction (in bytes) must be an integer multiple of I2Cn\_RXCTRLO.thd\_Ivl. Otherwise, the receive transaction ends with some data still in the receive FIFO, but not enough to trigger an interrupt to the DMA, leaving the DMA transaction incomplete. One easy way to ensure this for all transaction lengths is to set burst size to 1 (I2Cn\_RXCTRLO.thd\_Ivl = 1). To enable DMA transfers, enable the transmit DMA channel (I2Cn\_DMA.tx\_en) and/or the receive DMA channel (I2Cn\_DMA.tx\_en). # 13.5 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 13-1*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 13-5: Register Summary | | able 13-3. Negister summary | | | | | |----------|-----------------------------|-----------------------------------------------------|--|--|--| | Offset | Register | Description | | | | | [0x0000] | I2Cn_CTRL | I <sup>2</sup> C Control Register | | | | | [0x0004] | I2Cn_STATUS | I <sup>2</sup> C Status Register | | | | | [0x0008] | I2Cn_INTFL0 | I <sup>2</sup> C Interrupt Flags 0 Register | | | | | [0x000C] | I2Cn_INTEN0 | I <sup>2</sup> C Interrupt Enable 0 Register | | | | | [0x0010] | I2Cn_INTFL1 | I <sup>2</sup> C Interrupt Flags 1 Register | | | | | [0x0014] | I2Cn_INTEN1 | I <sup>2</sup> C Interrupt Enable 1 Register | | | | | [0x0018] | I2Cn_FIFOLEN | I <sup>2</sup> C FIFO Length Register | | | | | [0x001C] | I2Cn_RXCTRL0 | I <sup>2</sup> C Receive Control O Register | | | | | [0x0020] | I2Cn_RXCTRL1 | I <sup>2</sup> C Receive Control 1 Register | | | | | [0x0024] | I2Cn_TXCTRL0 | I <sup>2</sup> C Transmit Control 0 Register | | | | | [0x0028] | I2Cn_TXCTRL1 | I <sup>2</sup> C Transmit Control 1 Register | | | | | [0x002C] | I2Cn_FIFO | I <sup>2</sup> C Transmit and Receive FIFO Register | | | | | [0x0030] | I2Cn_MSTCTRL | I <sup>2</sup> C Master Control Register | | | | | [0x0034] | I2Cn_CLKLO | I <sup>2</sup> C Clock Low Time Register | | | | | [0x0038] | I2Cn_CLKHI | I <sup>2</sup> C Clock High Time Register | | | | | (0x003C) | I2Cn_HSCLK | I <sup>2</sup> C Hs-Mode Clock Control Register | | | | | [0x0040] | I2Cn_TIMEOUT | I <sup>2</sup> C Timeout Register | | | | | [0x0048] | I2Cn_DMA | I <sup>2</sup> C DMA Enable Register | | | | | [0x004C] | I2Cn_SLAVE | I <sup>2</sup> C Slave Address Register | | | | Maxim Integrated Page 215 of 347 # 13.5.1 Register Details Table 13-6: I<sup>2</sup>C Control Register | I <sup>2</sup> C Control I2Cn_CTRL | | | | | [0x0000] | | |------------------------------------|--------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:16 | - | RO | 0 | Reserved | | | | 15 | hs_en | R/W | 0 | Hs-Mode Enable I <sup>2</sup> C high speed mode operation 0: Disable 1: Enable | | | | 14 | - | RO | 0 | Reserved | | | | 13 | one_mst_mode | R/W | 0 | Single Master Only When set to 1, the device MUST ONLY be uslave devices that are NOT going to hold SC clock stretch) | - · · · · · · · · · · · · · · · · · · · | | | 12 | clkstr_dis | R/W | 0 | Slave Mode Clock Stretching 0: Enabled 1: Disabled | | | | 11 | read | R | 0 | Slave Read/Write Bit Status Returns the logic level of the R/W bit on a construction (12Cn_INTFLO.addr_match = 1) or general construction (12Cn_INTFLO.gc_addr_match = 1). This bit address match status flag is set. | all match | | | 10 | bb_mode | R/W | 0 | Software Output Control Enabled Setting this field to 1 enables software bit-bang control of the I2Cn Bus. 0: The I2C controller manages the SDA and SCL pins in the hardware. 1: SDA and SCL are controller by the software using the I2Cn_CTRL.sda_out and I2Cn_CTRL.scl_out fields. | | | | 9 | sda | R | - | SDA Status 0: SDA pin is logic low. 1: SDA pin is logic high. | | | | 8 | scl | R | - | SCL Status 0: SCL pin is logic low. 1: SCL pin is logic high. | | | | 7 | sda_out | R/W | 0 | SDA Pin Output Control Set the state of the SDA hardware pin (actively pull low or float). 0: Pull SDA Low 1: Release SDA Note: Only valid when I2Cn_CTRL.bb_mode=1 | | | | 6 | scl_out | R/W | 0 | SCL Pin Output Control Set the state of the SCL hardware pin (actively pull low or float). 0: Pull SCL low 1: Release SCL Note: Only valid when I2Cn_CTRL.bb_mode =1 | | | | 5 | - | RO | 0 | Reserved | | | | 4 | irxm_ack | R/W | 0 | IRXM Acknowledge If IRXM is enabled (I2Cn_CTRL.rx_mode = 1), this field determines if the hardware sends an ACK or a NACK to an IRXM transaction. 0: Respond to IRXM with ACK 1: Respond to IRXM with NACK | | | Maxim Integrated Page 216 of 347 | I <sup>2</sup> C Contro | ol | | | I2Cn_CTRL | [0x0000] | | | |-------------------------|------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--| | Bits | Field | Access | Reset | Description | | | | | 3 | irxm_en | R/W | 0 | IRXM Enable When receiving data, allows for an IRXM interrupt event after each received byte of data. The I2Cn peripheral hardware can be enabled to send either an ACK or NACK for IRXM. See Interactive Receive Mode section for detailed information. | | | | | | | | | 0: Disable 1: Enable Note: Only set this field when the I <sup>2</sup> C bus is | inactive. | | | | 2 | gc_addr_en | R/W | 0 | General Call Address Enable 0: Ignore General Call Address 1: Acknowledge General Call Address | | | | | 1 | mst_mode | R/W | 0 | Master Mode Enable 0: Slave mode enabled. 1: Master mode enabled. | | | | | 0 | en | R/W | 0 | I <sup>2</sup> C Peripheral Enable 0: Disabled 1: Enabled | | | | Table 13-7: I<sup>2</sup>C Status Register | I <sup>2</sup> C Status | 5 | | | I2Cn_STATUS | [0x0004] | | |-------------------------|----------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:6 | - | RO | 0 | Reserved | | | | 5 | mst_busy | RO | 0 | Master Mode I <sup>2</sup> C Bus Transaction Active The peripheral is operating in master mode and a valid transaction beginning with a START command is in progress on the I <sup>2</sup> C bus. This bit reads 1 until the master ends the transaction with a STOP command. This bit continues to read 1 while a slave performs clock stretching. | | | | | | | | O: Device not actively driving SCL clock cycles. 1: Device operating as master and actively driv | ring SCL clock cycles. | | | 4 | tx_full | RO | 0 | Transmit FIFO Full 0: Not full 1: Full | | | | 3 | tx_em | RO | 1 | Transmit FIFO Empty 0: Not empty 1: Empty | | | | 2 | rx_full | RO | 0 | Receive FIFO Full 0: Not full 1: Full | | | | 1 | rx_em | RO | 1 | Receive FIFO Empty 0: Not empty 1: Empty | | | | 0 | busy | RO | 0 | Master or Slave Mode I <sup>2</sup> C Busy Transaction Acti The peripheral is operating in master or slave mo with a START command is in progress on the I <sup>2</sup> C I peripheral acting as a master or an external mast command. This bit continues to read 1 while a sla 0: I <sup>2</sup> C bus is idle. 1: I <sup>2</sup> C bus transaction in progress. | ode, and a valid transaction beginning<br>bus. This bit reads 1 until the<br>ter ends the transaction with a STOP | | Maxim Integrated Page 217 of 347 Table 13-8: I<sup>2</sup>C Interrupt Flag 0 Register | I <sup>2</sup> C Interrupt Flag 0 | | | | I2Cn_INTFL0 | [0x0008] | | |-----------------------------------|---------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:24 | - | RO | 0 | Reserved | | | | 23 | wr_add_match | R/W1C | 0 | Slave Write Address Match Interrupt Flag If set, the device has been accessed for a write (i.e., receive) transaction in slave mode and the address received matches the device slave address. 0: No address match. 1: Address match. | | | | 22 | rd_addr_match | R/W1C | 0 | | If set, the device has been accessed for a read (i.e., transmit) transaction in slave mode and the address received matches the device slave address. | | | | | | | 1: Address match. | | | | 21:17 | - | RO | 0 | Reserved | | | | 16 | - | R/W1C | 0 | MAMI Interrupt Flag | | | | 15 | tx_lockout | R/W1C | 0 | · · | Transmit FIFO Locked Interrupt Flag If set, the transmit FIFO is locked and writes to the transmit FIFO are ignored. When set, the transmit FIFO is automatically flushed. Writes to the transmit FIFO are | | | | | | | 0: transmit FIFO not locked. 1: transmit FIFO is locked and all writes to the transmit FIFO are ignored. | | | | 14 | stop_err | R/W1C | 0 | Out of Sequence STOP Interrupt Flag This flag is set if a STOP condition occurs out of expected sequence. Write 1 to clear this field. Writing 0 has no effect. | | | | | | | | O: Error condition has not occurred. 1: Out of sequence STOP condition occurred. | | | | 13 | start_err | R/W1C | 0 | Out of Sequence START Interrupt Flag This flag is set if a START condition occurs out of this field. Writing 0 has no effect. | expected sequence. Write 1 to clear | | | | | | | 0: Error condition has not occurred. 1: Out of sequence START condition occurred. | | | | 12 | dnr_err | R/W1C | 0 | Slave Mode Do Not Respond Interrupt Flag This occurs if an address match is made, but the ready. Write 1 to clear this field. Writing 0 has no | | | | | | | | 0: Error condition has not occurred. 1: I <sup>2</sup> C address match has occurred and either t configured. | he transmit or receive FIFO is not | | | 11 | data_err | R/W1C | 0 | Master Mode Data NACK from External Slave Interrupt Flag This flag is set by the hardware if a NACK is received from a slave. This flag is only valid if the I2Cn peripheral is configured for master mode operation. Write 1 to clear. Write 0 has no effect. 0: Error condition has not occurred. | | | | | | | | 1: Data NACK received from a slave. | | | | 10 | addr_nack_err | R/W1C | 0 | Master Mode Address NACK from Slave Error F<br>This flag is set by the hardware if an Address NA<br>flag is only valid if the I2Cn peripheral is configur<br>Write 1 to clear. Write 0 has no effect. | CK is received from a slave bus. This | | | | | | | <ul><li>0: Error condition has not occurred.</li><li>1: Address NACK received from a slave.</li></ul> | | | Maxim Integrated Page 218 of 347 | I <sup>2</sup> C Interi | upt Flag 0 | | | I2Cn_INTFL0 | [8000x0] | |-------------------------|---------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Bits | Field | Access | Reset | Description | | | 9 | to_err | R/W1C | 0 | Timeout Error Interrupt Flag This occurs when this device holds SCL low longovalue. Applies to both master and slave mode. V | | | | | | | 0: Timeout error has not occurred. 1: Timeout error occurred. | | | 8 | arb_err | R/W1C | 0 | Master Mode Arbitration Lost Interrupt Flag Write 1 to clear. Write 0 has no effect. | | | | | | | 0: Condition has not occurred. 1: Condition occurred. | | | 7 | addr_ack | R/W1C | 0 | Master Mode Address ACK from External Slave This field is set when a slave address ACK is rece effect. | | | | | | | 0: Condition has not occurred. 1: The slave device ACK for the address was re | eceived. | | 6 | stop | R/W1C | 0 | Slave Mode STOP Condition Interrupt Flag This flag is set by hardware when a STOP conditi Write 0 has no effect. | ion is detected. Write 1 to clear. | | | | | | 0: Condition has not occurred. 1: Condition occurred. | | | 5 | tx_thd | RO | 1 | Transmit FIFO Threshold Level Interrupt Flag This field is set by the hardware if the number of bytes in the Transmit FIFO is less than or equal to the Transmit FIFO threshold level. Write 1 to clear. This field is automatically cleared by the hardware when the transmit FIFO contains fewer bytes than the transmit threshold level. | | | | | | | 0: transmit FIFO contains more bytes than the<br>1: transmit FIFO contains transmit threshold le | | | 4 | rx_thd | R/W1C | 1 | Receive FIFO Threshold Level Interrupt Flag This field is set by the hardware if the number o than or equal to the Receive FIFO threshold leve when the receive FIFO contains fewer bytes that | el. This field is automatically cleared | | | | | | 0: receive FIFO contains fewer bytes than the 1: receive FIFO contains at least receive thresh | | | 3 | addr_match | R/W1C | 0 | Slave Mode Incoming Address Match Status Int<br>Write 1 to clear. Writing 0 has no effect. | terrupt Flag | | | | | | O: Slave address match has not occurred. 1: Slave address match occurred. | | | 2 | gc_addr_match | R/W1C | 0 | Slave Mode General Call Address Match Receiv<br>Write 1 to clear. Writing 0 has no effect. | red Interrupt Flag | | | | | | 0: General call address match has not occurred: 1: General call address match occurred. | d. | | 1 | irxm | R/W1C | 0 | Interactive Receive Mode Interrupt Flag Write 1 to clear. Writing 0 is ignored. | | | | | | | O: Interrupt condition has not occurred. 1: Interrupt condition occurred. | | | 0 | done | R/W1C | 0 | Transfer Complete Interrupt Flag This flag is set for both master and slave mode of to clear. Writing 0 has no effect. | once a transaction completes. Write 1 | | | | | | 0: Transfer is not complete. 1: Transfer complete. | | Maxim Integrated Page 219 of 347 Table 13-9: I<sup>2</sup>C Interrupt Enable 0 Register | I <sup>2</sup> C Interr | upt Enable 0 | | | I2Cn_INTEN0 | [0x000C] | |-------------------------|---------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:24 | - | RO | 0 | Reserved | | | 23 | wr_addr_match | R/W | 0 | Slave Write Address Match Interrupt Enable This bit is set to enable interrupts when the device is accessed in slave mode and the address received matches the device slave addressed for a write transaction. 0: Disabled. 1: Enabled. | | | 22 | rd_addr_match | R/W | 0 | Slave Read Address Match Interrupt Enable This bit is set to enable interrupts when the devaddress received matches the device slave address in Disabled. 1: Enabled. | | | 21:17 | - | RO | 0 | Reserved | | | 16 | mami | R/W | 0 | MAMI Interrupt Enable | | | 15 | tx_lockout | R/W | 0 | Transmit FIFO Lock Out Interrupt Enable 0: Disabled. 1: Enabled. | | | 14 | stop_err | R/W | 0 | Out of Sequence STOP Condition Detected Interrupt Enable 0: Disabled. 1: Enabled. | | | 13 | start_err | R/W | 0 | Out of Sequence START Condition Detected Interrupt Enable 0: Disabled. 1: Enabled. | | | 12 | dnr_err | R/W | 0 | Slave Mode Do Not Respond Interrupt Enable Set this field to enable interrupts in slave mode occurs. 0: Interrupt disabled. 1: Interrupt enabled. | when the "Do Not Respond" condition | | 11 | data_err | R/W | 0 | Master Mode Received Data NACK from Slave 0: Disabled. 1: Enabled. | Interrupt Enable | | 10 | addr_nack_err | R/W | 0 | Master Mode Received Address NACK from Sla<br>0: Disabled.<br>1: Enabled. | ave Interrupt Enable | | 9 | to_err | R/W | 0 | Timeout Error Interrupt Enable 0: Disabled. 1: Enabled. | | | 8 | arb_err | R/W | 0 | Master Mode Arbitration Lost Interrupt Enable 0: Disabled. 1: Enabled. | e | | 7 | addr_ack | R/W | 0 | Received Address ACK from Slave Interrupt En<br>Set this field to enable interrupts for master mo<br>0: Interrupt disabled.<br>1: Interrupt enabled. | | | 6 | stop | R/W | 0 | STOP Condition Detected Interrupt Enable 0: Disabled. 1: Enabled. | | Maxim Integrated Page 220 of 347 | I <sup>2</sup> C Intern | I <sup>2</sup> C Interrupt Enable 0 | | | I2Cn_INTEN0 | [0x000C] | |-------------------------|-------------------------------------|--------|-------|-----------------------------------------------------------------------------|----------------------| | Bits | Field | Access | Reset | Description | | | 5 | tx_thd | R/W | 0 | Transmit FIFO Threshold Level Interrupt Enable 0: Disabled. 1: Enabled. | | | 4 | rx_thd | R/W | 0 | Receive FIFO Threshold Level Interrupt Enable 0: Disabled. 1: Enabled. | | | 3 | addr_match | R/W | 0 | Slave Mode Incoming Address Match Interrupt Enable 0: Disabled. 1: Enabled. | | | 2 | gc_addr_match | R/W | 0 | Slave Mode General Call Address Match Recei 0: Disabled. 1: Enabled. | ved Interrupt Enable | | 1 | irxm | R/W | 0 | Interactive Receive Interrupt Enable 0: Disabled. 1: Enabled. | | | 0 | done | R/W | 0 | Transfer Complete Interrupt Enable 0: Disabled. 1: Enabled. | | ## Table 13-10: I<sup>2</sup>C Interrupt Flag 1 Register | I <sup>2</sup> C Interru | upt Status Flags 1 | | | I2Cn_INTFL1 | [0x0010] | |--------------------------|--------------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:3 | - | RO | 0 | Reserved | | | 2 | start | R/W1C | 0 | START Condition Status Flag If set, a device START condition has been detected. 0: START condition not detected. 1: START condition detected. | | | 1 | tx_un | R/W1C | 0 | Slave Mode Transmit FIFO Underflow Status Flands In slave mode operation, the hardware sets this FIFO is empty and the master requests more darprevious byte transferred. O: Slave mode transmit FIFO underflow condited 1: cond | flag automatically if the transmit<br>ta by sending an ACK after the<br>ion has not occurred. | | 0 | rx_ov | R/W1C | 0 | Slave Mode Receive FIFO Overflow Status Flag In slave mode operation, the hardware sets this FIFO overflow occurs. Write 1 to clear. Writing 0 0: Slave mode receive FIFO overflow event ha 1: Slave mode receive FIFO overflow condition | ) has no effect.<br>s not occurred. | # Table 13-11: I<sup>2</sup>C Interrupt Enable 1 Register | I <sup>2</sup> C Interru | I <sup>2</sup> C Interrupt Enable 1 | | | I2Cn_INTEN1 | [0x0014] | | |--------------------------|-------------------------------------|--------|-------|-----------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:3 | - | RO | 0 | Reserved | | | | 2 | start | R/W | 0 | START Condition Interrupt Enable 0: Disabled. 1: Enabled. | | | | 1 | tx_un | R/W | 0 | Slave Mode Transmit FIFO Underflow Interrupt 0: Disabled. 1: Enabled. | Enable | | Maxim Integrated Page 221 of 347 | I <sup>2</sup> C Interrupt Enable 1 | | | | I2Cn_INTEN1 [0x0014] | | | |-------------------------------------|-------|--------|-------|---------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | 0 | rx_ov | R/W | 0 | Slave Mode Receive FIFO Overflow Interrupt Enable | | | | | | | | 0: Disabled. | | | | | | | | 1: Enabled. | | | ## Table 13-12: I<sup>2</sup>C FIFO Length Register | I <sup>2</sup> C FIFO L | I <sup>2</sup> C FIFO Length | | | I2Cn_FIFOLEN [0x0018] | | |-------------------------|------------------------------|--------|-------|-------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15:8 | tx_depth | RO | 8 | Transmit FIFO Length Returns the depth of the transmit FIFO. 8: 8-bytes | | | 7:0 | rx_depth | RO | 8 | Receive FIFO Length Returns the depth of the receive FIFO. 8: 8-bytes | | # Table 13-13: I<sup>2</sup>C Receive Control O Register | I <sup>2</sup> C Receive Control 0 | | | | I2Cn_RXCTRL0 [0x001C] | | | |------------------------------------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:12 | ı | RO | 0 | Reserved | | | | 11:8 | thd_lvl | R/W | 0 | Receive FIFO Threshold Level Set this field to the required number of bytes to trigger a receive FIFO threshold event. When the number of bytes in the receive FIFO is equal to or greater than this field, the hardware sets the I2Cn_INTFLO.rx_thd bit indicating an receive FIFO threshold level event. | | | | | | | | 0: 0 bytes or more in the receive FIFO causes a 1: 1+ bytes in the receive FIFO triggers a receiv minimum value). 8: Receive FIFO threshold event only occurs will | e threshold event (recommended | | | 7 | flush | R/W10 | 0 | Flush Receive FIFO Write 1 to this field to initiate a receive FIFO flus FIFO. This field is automatically cleared by the ha | , | | | | | | | 0: Receive FIFO flush complete or not active.<br>1: Flush the receive FIFO | | | | 6:1 | ī | RO | 0 | Reserved | | | | 0 | dnr | R/W | 0 | Slave Mode Do Not Respond Slave mode operation only. If the device has bee and there is still data in the receive FIFO then: | n addressed for a write operation, | | | | | | | O: Always respond to an address match with an data bytes with a NACK. 1: NACK the address. | n ACK but then always respond to | | # Table 13-14: I<sup>2</sup>C Receive Control 1 Register | I <sup>2</sup> C Receive Control 1 | | | | I2Cn_RXCTRL1 | [0x0020] | |------------------------------------|-------|--------|-------|--------------|----------| | Bits | Field | Access | Reset | Description | | | 31:12 | - | RO | 0 | Reserved | | Maxim Integrated Page 222 of 347 | I <sup>2</sup> C Receiv | I <sup>2</sup> C Receive Control 1 | | | I2Cn_RXCTRL1 [0x0020] | | | |-------------------------|------------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 11:8 | lvl | R | 0 | Receive FIFO Byte Count Status This field returns the number of bytes in the | receive FIFO. | | | | | | | 0: 0 bytes (No data) 1: 1 byte 2: 2 bytes 3: 3 bytes 4: 4 bytes 5: 5 bytes 6: 6 bytes 7: 7 bytes 8: 8 bytes | | | | 7:0 | cnt | R/W | 1 | Receive FIFO Transaction Byte Count Config<br>When in master mode, write the number of<br>from 1 to 256. 0x00 represents 256.<br>0: 256 byte receive transaction.<br>1: 1 byte receive transaction.<br>2: 2 byte receive transaction.<br><br>255: 255 byte receive transaction.<br>This field is ignored when I2Cn_CTRL.irxm_end<br>bytes, use I2Cn_CTRL.irxm_en = 1 | bytes to be received in a transaction | | # Table 13-15: I<sup>2</sup>C Transmit Control O Register | I <sup>2</sup> C Transn | nit Control 0 | | | I2Cn_TXCTRL0 | [0x0024] | | |-------------------------|---------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | ı | A | Booot | | | | | Bits | Field | Access | Reset | Description | | | | 31:12 | - | RO | 0 | Reserved | | | | 11:8 | thd_val | R/W | 0 | Transmit FIFO Threshold Level Sets the level for a Transmit FIFO threshold everomaining in the transmit FIFO falls to this level I2Cn_INTFLO.thd_val is set indicating a transmit 0: 0 bytes remaining in the transmit FIFO trigg 1: 1 byte or fewer remaining in the transmit Fithereshold event (recommended minimum 7: 7 or fewer bytes remaining in the transmit threshold event | l or lower the interrupt flag<br>t FIFO Threshold Event occurred.<br>gers a transmit FIFO threshold event.<br>FIFO triggers a transmit FIFO<br>value). | | | 7 | flush | R/W10 | 0 | Transmit FIFO Flush A transmit FIFO flush clears all remaining data for transmit FIFO flush is complete or not active 1: Flush the transmit FIFO Note: The hardware automatically clears this be flush is completed. If I2Cn_INTFLO.tx_lockout = 1, then I2Cn_TXCTE | ve.<br>it to 0 after it is written to 1 when the | | | 6 | - | RO | 0 | Reserved | | | Maxim Integrated Page 223 of 347 | I <sup>2</sup> C Transı | mit Control 0 | | | I2Cn_TXCTRL0 [0x0024] | | | |-------------------------|-------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 5 | nack_flush_dis | R/W | 0 | Transmit FIFO received NACK Auto Flush Disab<br>Various situations or conditions are described in<br>transmit FIFO being flushed and locked out (120 | n this user guide that lead to the | | | | | | | 0: Received NACK at end of slave transmit op<br>1: Received NACK at end of slave transmit op<br>Note: Upon entering transmit preload mode, th | eration disabled. | | | | | | | bit to 0. The software can subsequently set this hardware does not continuously force the bit to | bit to any value desired (i.e., the | | | 4 | rd_addr_flush_dis | R/W | 0 | Transmit FIFO Slave Address Match Read Auto<br>Various situations or conditions are described in<br>transmit FIFO being flushed and locked out (120 | n this user guide that lead to the | | | | | | | 0: Enabled.<br>1: Disabled. | | | | | | | | Note: Upon entering transmit preload mode, ho<br>1. The software can subsequently set this bit to<br>does not continuously force the bitfield to 1). | | | | 3 | wr_addr_flush_dis | R/W | 0 | Transmit FIFO Slave Address Match Write Auto Flush Disable Various situations or conditions are described in this user guide that lead to the transmit FIFO being flushed and locked out (I2Cn_INTFLO.tx_lockout = 1). | | | | | | | | 0: Enabled<br>1: Disabled. | | | | | | | | Note: Upon entering transmit preload mode, ho<br>1. The software can subsequently set this bit to<br>does not continuously force the bit to 1). | | | | 2 | gc_addr_flush_dis | R/W | 0 | Transmit FIFO General Call Address Match Aut<br>Various situations or conditions are described in<br>transmit FIFO being flushed and locked out (120 | n this user guide that lead to the | | | | | | | 0: Enabled.<br>1: Disabled. | | | | | | | | Note: Upon entering transmit preload mode, ho<br>1. The software can subsequently set this bit to<br>does not continuously force the bit to 1). | - | | | 1 | tx_ready_mode | R/W | 0 | Transmit FIFO Ready Manual Mode 0: The hardware controls I2Cn_TXCTRL1.preload | d_rdy. | | | | | | | 1: Software control of I2Cn_TXCTRL1.preload_r | dy. | | | 0 | preload_mode | R/W | 0 | Transmit FIFO Preload Mode Enable 0: Normal operation. An address match in sla match, flushes and locks the transmit FIFO I2Cn_INTFL0.tx_lockout. 1: Transmit FIFO preload mode. An address maddress match, does not lock the transmit I2Cn_INTFL0.tx_lockout. This allows the sor transmit FIFO. The status of the I <sup>2</sup> C is contractional t | so it cannot be written and set natch in slave mode, or a general call FIFO and does not set ftware to preload data into the | | Maxim Integrated Page 224 of 347 Table 13-16: I<sup>2</sup>C Transmit Control 1 Register | I <sup>2</sup> C Transmit Control Register 1 | | | I2Cn_TXCTRL1 | [0x0028] | | |----------------------------------------------|-------------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:12 | - | RO | 0 | Reserved | | | 11:8 | IvI | R | 0 | Transmit FIFO Byte Count Status 0: 0 bytes (No data) 1: 1 byte 2: 2 bytes 3: 3 bytes 4: 4 bytes 5: 5 bytes 6: 6 bytes 7: 7 bytes 8: 8 bytes (max value) | | | 7:1 | - | RO | 0 | Reserved | | | 0 | preload_rdy | R/W1O | 1 | Transmit FIFO Preload Ready Status When transmit FIFO preload mode is enabled, I bit is automatically cleared to 0. While this bit is slave address match a NACK is sent. Once the I2 has preloaded the transmit FIFO, configured the this bit to 1 so the I2Cn hardware sends an ACK When transmit FIFO preload mode is disabled, I this bit is forced to 1 and the I2Cn hardware beload mode. | s 0, if the I2Cn hardware receives a PCn hardware is ready (the software e DMA, etc.), the software must set on a slave address match. I2Cn_TXCTRLO.preload_mode = 1, | ## Table 13-17: I<sup>2</sup>C Data Register | I <sup>2</sup> C Data | | | I2Cn_FIFO | | [0x002C] | |-----------------------|-------|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved | | | 7:0 | data | R/W | 0xFF | Reads from this register pop data off the data onto the transmit FIFO. Reading from Writes to a full transmit FIFO are ignored. | n an empty receive FIFO returns 0xFF. | ## Table 13-18: I<sup>2</sup>C Master Control Register | I <sup>2</sup> C Master Control | | | | I2Cn_MSTCTRL | [0x0030] | |---------------------------------|------------|--------|-------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:11 | - | RO | 0 | Reserved | | | 10:8 | mcode | R/W | 0 | MCODE These bits set the master code used in Hs-mode operation | | | 7 | ex_addr_en | R/W | 0 | Slave Extended Addressing Enable 0: Send a 7-bit address to the slave 1: Send a 10-bit address to the slave | | | 6:3 | - | RO | 0 | Reserved | | | 2 | stop | R/W10 | 0 | Send STOP Condition 1: Send a STOP Condition at the end Note: This bit is automatically cleared begins. | d of the current transaction<br>I by the hardware when the STOP condition | Maxim Integrated Page 225 of 347 | I <sup>2</sup> C Maste | I <sup>2</sup> C Master Control | | | I2Cn_MSTCTRL | [0x0030] | |------------------------|---------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Bits | Field | Access | Reset | Description | | | 1 | restart | R/W10 | 0 | Send Repeated START Condition After sending data to a slave, the master may send another START to retain control of the bus. | | | | | | | 1: Send a Repeated START condition to slave instead of sending a STOP condition at the end of the current transaction. | | | | | | | Note: This bit is automatically cleared by the hardware when the repeated START condition begins. | | | 0 | start | R/W10 | 0 | Start Master Mode Transfer 1: Start master mode transfer | | | | | | | Note: This bit is automatically cleared completed or aborted. | by the hardware when the transfer is | # Table 13-19: I<sup>2</sup>C SCL Low Control Register | I <sup>2</sup> C Clock Low Control | | | | I2Cn_CLKLO | [0x0034] | |------------------------------------|-------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Acces | s Reset | Description | | | 31:9 | - | RO | 0 | Reserved | | | 8:0 | lo | R/W | 0x001 | Clock Low Time In master mode, this configures the State $t_{SCL\_LO} = f_{I2C\_CLK} \times (lo+1)$ Note: 0 is not a valid setting for this fi | | # Table 13-20: I<sup>2</sup>C SCL High Control Register | I <sup>2</sup> C Clock High Control | | | I2Cn_CLKHI | | [0x0038] | |-------------------------------------|-------|--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:9 | - | RO | 0 | Reserved | | | 8:0 | hi | R/W | 0x001 | Clock High Time In master mode, this configures the SCL hi $t_{SCL\_HI} = \frac{1}{f_{I2C\_CLK}} \times (hi+1)$ In both master and slave mode, this also conew data is loaded from the transmit FIFO I2Cn_INTFL0.irxm during IRXM. Note: 0 is not a valid setting for this field. | onfigures the time SCL is held low after | # Table 13-21: I<sup>2</sup>C Hs-Mode Clock Control Register | I <sup>2</sup> C Hs-Mode Clock Control | | | I2Cn_HSCLK | | [0x003C] | |----------------------------------------|----------|--------|-------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------| | Bits | Field | Access | Reset Description | | | | 31:16 | - | R/W | 0 | Reserved | | | 15:8 | hsclk_hi | R/W | 0 | Hs-Mode Clock High Time This field sets the Hs-Mode clock high cou held high after data is output on SDA. | nt. In slave mode, this is the time SCL is | | | | | | Note: See SCL Clock Generation for Hs-mod<br>Hs-mode clock high and low times. | de for details on the requirements for the | Maxim Integrated Page 226 of 347 | I <sup>2</sup> C Hs-Mode Clock Control | | | I2Cn_HSCLK | | [0x003C] | |----------------------------------------|----------|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 7:0 | hsclk_lo | R/W | 0 | Hs-Mode Clock Low Time This field sets the Hs-Mode clock low cour held low after data is output on SDA. Note: See SCL Clock Generation for Hs-mode clock high and low times. | , | # Table 13-22: I<sup>2</sup>C Timeout Register | I <sup>2</sup> C Timeout | | | I2Cn_TIMEOUT | | [0x0040] | |--------------------------|------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | | 15:0 | scl_to_val | R/W | 0 | Bus Error SCL Timeout Period Set this value to the number of I2C clock cycles desired to cause a bus timeout error. | | | | | | | The peripheral timeout timer starts when releases the line, if the line is not pulled hit clock cycles, a bus error condition is set (12) releases the SCL and SDA lines | gh prior to the timeout number of I2C | | | | | | 0: Timeout disabled. All other values result in a timeout calcut $t_{BUS\_TIMEOUT} = \frac{1}{f_{I2C\_CLK}} \times scl\_to\_t$ Note: The timeout counter monitors the I2 | val | | | | | | an external I2C device driving the SCL pin. | on perspice and animy of the oct ping | # Table 13-23: I<sup>2</sup>C DMA Register | I <sup>2</sup> C DMA | | | | I2Cn_DMA | [0x0048] | |----------------------|-------|--------|-------|--------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:2 | - | RO | 0 | Reserved | | | 1 | rx_en | R/W | 0 | Receive DMA Channel Enable 0: Disable 1: Enable | | | 0 | tx_en | R/W | 0 | Transmit DMA Channel Enable 0: Disable 1: Enable | | ## Table 13-24: I<sup>2</sup>C Slave Address Register | I <sup>2</sup> C Slave | Address | | | I2Cn_SLAVE | [0x004C] | |------------------------|-------------|--------|-------|------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Reset Description | | | 31:16 | - | RO | 0 | Reserved | | | 15 | ext_addr_en | R/W | 0 | Slave Mode Extended Address Length Select 0: 7-bit addressing 1: 10-bit addressing | | | 14:10 | - | RO | 0 | Reserved | | Maxim Integrated Page 227 of 347 | I <sup>2</sup> C Slave | Address | | | I2Cn_SLAVE | [0x004C] | |------------------------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | et Description | | | 9:0 | addr | R/W | 0 | the I2Cn port. For 7-bit addressing, th<br>For 10-bit addressing, the 9-bits of ad<br>the R/W bit occupies the least signific | mstr = 0), set this field to the slave address for e address occupies the least significant 7 bits. dress occupies the most significant 9 bit and eant bit. bls if this field is a 7-bit or 10-bit address. | Maxim Integrated Page 228 of 347 # 14. Inter-Integrated Sound Interface (I<sup>2</sup>S) I<sup>2</sup>S is a serial audio interface for communicating pulse-code modulation (PCM) encoded streams between devices. The peripheral supports both master and slave modes. #### Key features: - Stereo (2 channel) and mono (left or right channel option) formats. - · Separate DMA channels for transmit and receive. - Flexible timing - Configurable sampling rate from <sup>1</sup>/<sub>65536</sub> to 1 of the I<sup>2</sup>S input clock. - Flexible data format - Number of bits per data word can be selected from 1 to 32, typically 8, 16, 24, or 32-bit width. - Feature enhancement not in the I<sup>2</sup>S Specification - Word/Channel select polarity control. - First bit position selection. - Selectable FIFO data alignment to the MSB or the LSB of the sample. - Sample size less than the word size with adjustment to MSB or LSB of the word. - Optional sign extension. - Full-duplex serial communication with separate I<sup>2</sup>S serial data input and serial data output pins. ## 14.1 Instances Table 14-1: MAX32655 I<sup>2</sup>S Instances | Instance | Supported Channels | | CLK<br>Options | Receive<br>FIFO Depth | Transmit<br>FIFO Depth | |----------|--------------------|------|----------------|-----------------------|------------------------| | 12S0 | Stereo | ERFO | PCLK | 8 × 32-bits | 8 × 32-bits | Note: ERFO must be enabled for master operation; in slave operation external clocking is used for the LRCLK and BCLK input pins. ## 14.1.1 I<sup>2</sup>S Bus Lines and Definitions The I<sup>2</sup>S peripheral includes support for the following signals: - Bit clock line - Continuous serial clock (SCK) referred to as bit clock (BCLK) in this document. - 2. Word clock line - Word select (WS) referred to as left right clock (LRCLK) in this document. - 3. Serial data input (SDI) - 4. Serial data output (SDO) - 5. ERFO is required for operation in master mode and must be enabled. Detailed pin and alternate function mapping is shown in Table 14-2. Table 14-2: MAX32655 I<sup>2</sup>S Pin Mapping | Instance | I <sup>2</sup> S Signal | Pin Description | 81 CTBGA<br>Pin Number | Alternate<br>Function<br>Number | Notes | |----------|-------------------------|-------------------------------------|------------------------|---------------------------------|----------------------------------| | | BCLK (SCK) | I <sup>2</sup> S bit clock | P1.2 | AF1 | Also referred to as serial clock | | 1250 | LRCLK (WS) | I <sup>2</sup> S left/right clock | P1.3 | AF1 | Also referred to as word select | | 1230 | SDI | I <sup>2</sup> S serial data input | P1.4 | AF1 | | | | SDO | I <sup>2</sup> S serial data output | P1.5 | AF1 | | Maxim Integrated Page 229 of 347 ### 14.2 Details The I<sup>2</sup>S supports full-duplex serial communication with separate SDI and SDO pins. *Figure 14-1* shows an interconnect between a peripheral configured in host mode, communicating with an external I<sup>2</sup>S slave receiver and an external I<sup>2</sup>S transmitter. In master mode, the peripheral hardware generates the BCLK and LRCLK, and are output to each slave device. Note: Master operation requires the use of the ERFO to generate the LRCLK and BCLK signals. Figure 14-1: I<sup>2</sup>S Master Mode Figure 14-2 shows the I<sup>2</sup>S peripheral configured for slave operation. The LRCLK and BCLK signals are generated externally, and are inputs to the I<sup>2</sup>S peripheral. Figure 14-2: I<sup>2</sup>S Slave Mode Maxim Integrated Page 230 of 347 ## 14.3 Master and Slave Mode Configuration The device supports master and slave modes. In master mode, the BCLK and LRCK signals are generated internally, and output on the BCLK and LRCLK pins. In slave mode, the BCLK and LRCLK pins are configured as inputs, and the peripheral timing is controlled by the external clock source. Table 14-3: I<sup>2</sup>S Mode Configuration | Device<br>Mode | I2Sn_CTRLOCHO.ch_mode | LRCLK | BCLK | |----------------|-----------------------|-------------------|-------------------| | Master | 0 | Output to slave | Output to slave | | Slave | 3 | Input from master | Input from master | ## 14.4 Clocking Figure 14-3:Audio Interface I<sup>2</sup>S Signal Diagram I<sup>2</sup>S communication is synchronized using two signals, the LRCLK and the BCLK. When the I<sup>2</sup>S peripheral is configured as a master, the BCLK and LRCLK signals are generated internally by the peripheral using the ERFO. See *Table 14-2* for details of the I<sup>2</sup>S pin mapping and alternate function selection. If using the I<sup>2</sup>S peripheral in master mode, the ERFO must be enabled to generate the BCLK and LRCLK signals. When the I<sup>2</sup>S peripheral is configured in slave mode, the BCLK and LRCLK pins must be configured as inputs. An external master generates the BCLK and LRCLK signals, which the peripheral uses to synchronize itself to the I<sup>2</sup>S bus. *Figure 14-3* shows the default I<sup>2</sup>S signals and timing for I<sup>2</sup>S communication. The BCLK frequency is the product of the sample rate, the number of bits per channel (left and right), and the number of channels. For CD audio sampled at a frequency of 44.1kHz, with 16-bit sample width, and stereo audio (left and right) the bit clock frequency, $f_{BCLK}$ , is 1.4112MHz as shown in Equation 14-1. Equation 14-1: CD Audio Bit Frequency Calculation $$f_{BCLK} = 44.1 \text{ kHz} \times 16 \times 2 = 1.4112 \text{MHz}$$ Maxim Integrated Page 231 of 347 ### 14.4.1 BCLK Generation for Master Mode As indicated by Equation 14-1, the requirements for determining the BCLK frequency are: - Audio sample frequency - 2. Number of bits per sample, referred to as sample width Using the above requirements, Equation 14-2 shows the formula to calculate the bit clock frequency for a given audio file. Equation 14-2: Calculating the Bit Clock Frequency for Audio $$f_{BCLK} = f_{SAMPLE} \times Sample \ Width \times 2$$ In master mode, the I<sup>2</sup>S external clock input is used to generate the BCLK frequency. The I<sup>2</sup>S external clock is divided by the I2Sn CTRL1CHO.clkdiv field to achieve the target BCLK frequency as shown in Equation 14-3. Equation 14-3: Master Mode BLCK Generation Using the I<sup>2</sup>S External Clock $$f_{BCLK} = \frac{f_{ERFO}}{(I2Sn\_CTRL1CH0.clkdiv + 1) \times 2}$$ Use Equation 14-4 to determine the I<sup>2</sup>S clock divider for a target BCLK frequency. Equation 14-4: Master Mode Clock Divisor Calculation for a Target Bit Clock Frequency $$I2Sn\_CTRL1CH0.clkdiv = \frac{f_{ERFO}}{2 \times f_{BCLK}} - 1$$ #### 14.4.2 LRCLK Period Calculation An I<sup>2</sup>S data stream can carry mono (either left or right channel) or stereo (left and right channel) data. The LRCLK signal indicates which channel is currently being sent, either left or right channel data, as shown in *Figure 14-3*. The LRCLK is a 50% duty cycle signal and is the same frequency as the audio sampling frequency, $f_{SAMPLE}$ . The I<sup>2</sup>S Peripheral uses the bits per word field, I2Sn\_CTRL1CH0.bits\_word, to define the sample width of the audio, equivalent to the number of bit clocks per channel. This value should be set to the sample width of the audio minus 1. For example, the software should set the I2Sn\_CTRL1CH0.bits\_word field to 15 for audio sampled using a 16-bit width. Equation 14-5: Bits Per Word Calculation $$I2Sn\_CTRL1CH0.bits\_word = Sample\ Width - 1$$ The LRCLK frequency, or word select frequency, is automatically generated by the I<sup>2</sup>S peripheral hardware when it is set to operate as a master. The LRCLK frequency calculation is shown in *Equation 14-6*. Equation 14-6: LRCLK Frequency Calculation $$f_{LRCLK} = f_{BCLK} \times (I2Sn\_CTRL1CH0.bits\_word + 1)$$ ## 14.5 Data Formatting ### 14.5.1 Sample Size The sample size field, <code>I2Sn\_CTRL1CH0.smp\_word</code>, defines the number of desired samples within each channel, left, right or mono, for the peripheral. This field can be less than or equal to the <code>I2Sn\_CTRL1CH0.bits\_word</code> field. For example, for 16-bit sample width audio, the <code>I2Sn\_CTRL1CH0.bits\_word</code> field must be set to 15. However, the sample size field can be set from 0 to 15. Setting the sample size to 0 is equivalent to setting it to the value of the bits per word field. The sample size field determines how many of the bits per word are transmitted or saved per channel. The sample size field is a 0 based field, therefore, setting <code>I2Sn\_CTRL1CH0.smp\_word</code> to 15 collects 16 samples. See <code>Figure 14-6</code> for an example of the bits per word field's setting compared to the sample size field's setting. Maxim Integrated Page 232 of 347 ### 14.5.2 Word Select Polarity Left channel data, by default, is transferred when the LRCLK signal is low, and right channel data is transferred when the LRCLK signal is high. The polarity of the LRCLK is programmable allowing left and right data to be swapped. The LRCLK polarity is controlled using the word select polarity field, <code>I2Sn\_CTRLOCHO.ws\_pol</code>. By default, LRCLK low is for the left channel, high is for the right channel as shown in <code>Figure 14-3</code>. Setting <code>I2Sn\_CTRLOCHO.ws\_pol</code> to 1 inverts the LRCLK polarity, using LRCLK high for the left channel and LRCLK low for the right channel as shown in <code>Figure 14-4</code>. Figure 14-4: Audio Mode with Inverted Word Select Polarity #### 14.5.3 First Bit Location Control The default setting is for the first bit of I<sup>2</sup>S data to be located at the second complete BCLK cycle after the LRCLK transition as required by the I<sup>2</sup>S specification. See *Figure 14-3* for the standard data sampling configuration. Optionally, the first bit location can be left justified, resulting in the first bit of data being sampled on the first BCLK cycle after the LRCLK signal transitions as shown in *Figure 14-5*. Set *I2Sn\_CTRLOCHO.msb\_loc* to 1 to left justify the data with respect to the LRCLK. Figure 14-5: Audio Master Mode Left-Justified First Bit Location Maxim Integrated Page 233 of 347 ### 14.5.4 Sample Adjustment When the sample size field, I2Sn\_CTRL1CH0.smp\_word, is less than the bits per word field, I2Sn\_CTRL1CH0.bits\_word, use the I2Sn\_CTRL1CH0.adjst field to set which bits are stored in the receive FIFO or transmitted from the transmit FIFO, either from the first sample of the SDI/SDO line or the last sample of the SDI/SDO line for the left and right channels. Figure 14-6 shows an example of the default adjustment, MSB, where I2Sn\_CTRL1CH0.smp\_word = 7 and I2Sn\_CTRL1CH0.bits\_word = 15. Figure 14-7 shows the adjustment set to the LSB of the SDI/SDO data. Figure 14-6: MSB Adjustment when Sample Size is Less Than Bits Per Word Figure 14-7: LSB Adjustment when Sample Size is Less Than Bits Per Word ### 14.5.5 Stereo/Mono Configuration The I<sup>2</sup>S can transfer stereo or mono data based on the I2Sn\_CTRLOCHO.stereo field. In stereo mode, the default mode, both the left and right channels hold data. In mono mode, only the left or right channel contain data. For stereo mode, set I2Sn\_CTRLOCHO.stereo to 0. Set I2Sn\_CTRLOCHO.stereo field to 2 for left channel mono. Set I2Sn\_CTRLOCHO.stereo field to 3 for right channel mono. Maxim Integrated Page 234 of 347 Figure 14-8: I<sup>2</sup>S Mono Left Mode Figure 14-9: I<sup>2</sup>S Mono Right Mode ### 14.6 Transmit and Receive FIFOs ### 14.6.1 FIFO Data Width I<sup>2</sup>S audio data is programmable from 1 to 32 bits using the I2Sn\_CTRL1CHO.bits\_word field. The software can set the FIFO width to either 8-bits (byte), 16-bits (half-word), or 32-bits (word). Set the FIFO width using the I2Sn\_CTRL0CHO.wsize field. For FIFO word sizes less than 32-bits, the data frame, comprising a full LRCLK cycle, may still be 64 bits; the unused bits are transmitted as zero by the hardware. #### 14.6.2 Transmit FIFO An I<sup>2</sup>S transaction is started by writing data to the transmit FIFO using the I2Sn\_FIFOCHO.data register, either directly or using a DMA channel. The data written is automatically transmitted out by the hardware, a FIFO word, as defined using the I2Sn\_CTRLOCHO.wsize field, at a time, in the order it was written to the transmit FIFO. Use the I<sup>2</sup>S interrupt flags to monitor the transmit FIFO status and determine when the transfer cycle(s) have completed. If the transmit FIFO becomes empty an error condition occurs and results in undefined behavior. Maxim Integrated Page 235 of 347 #### 14.6.3 Receive FIFO The received data is loaded into the receive FIFO and it can then be unloaded by reading from the <code>I2Sn\_FIFOCHO.data</code> register. An overrun event occurs if the receive FIFO is full and another word is shifted into the FIFO. #### 14.6.4 FIFO Word Control The data width of the transmit and receive FIFOs can be configured using the <code>I2Sn\_CTRLOCHO.wsize</code> field. The following tables describe the data ordering based on the <code>I2Sn\_CTRLOCHO.wsize</code> setting. The transmit and receive FIFOs must be flushed, and the peripheral reset by the software prior to reconfiguration. The software resets the peripheral by setting the <code>I2Sn\_CTRLOCHO.rst</code> field to 1. Table 14-4: Data Ordering for Byte Data Size (Stereo Mode) | Byte Data Width (125n | Byte Data Width (I2Sn_CTRLOCHO.wsize = 0) | | | | | | |-----------------------|-------------------------------------------|--------------|---------------|--------------|--|--| | FIFO Entry | MSByte | | | LSByte | | | | FIFO 0 | Right Channel | Left Channel | Right Channel | Left Channel | | | | | Byte 1 | Byte 1 | Byte 0 | Byte 0 | | | | FIFO 1 | Right Channel | Left Channel | Right Channel | Left Channel | | | | | Byte 3 | Byte 3 | Byte 2 | Byte 2 | | | | | | | | | | | | FIFO 7 | Right Channel | Left Channel | Right Channel | Left Channel | | | | | Byte 14 | Byte 14 | Byte 13 | Byte 13 | | | Table 14-5: Data Ordering for Half-Word Data Size (Stereo Mode) | Half-Word Data Width | Half-Word Data Width (I2Sn_CTRLOCHO.wsize = 1) | | | | | | |----------------------|------------------------------------------------|-----------------------------|--|--|--|--| | FIFO Entry | MS Half-Word | LS Half-Word | | | | | | FIFO 0 | Right Channel<br>Half-Word 0 | Left Channel<br>Half-Word 0 | | | | | | FIFO 1 | Right Channel<br>Half-Word 1 | Left Channel<br>Half-Word 1 | | | | | | | :: | | | | | | | FIFO 7 | Right Channel<br>Half Word 7 | Left Channel<br>Half-Word 7 | | | | | Table 14-6: Data Ordering for Word Data Size (Stereo Mode) | Word Data Width (125 | Word Data Width (I2Sn_CTRLOCHO.wsize = 2 or 3) | | | | | |----------------------|------------------------------------------------|--|--|--|--| | FIFO Entry | Word | | | | | | FIFO 0 | Left Channel Word 0 | | | | | | FIFO 1 | Right Channel Word 0 | | | | | | FIFO 2 | Left Channel Word 1 | | | | | | FIFO 3 | Right Channel Word 1 | | | | | | | | | | | | | FIFO 6 | Left Channel Word 3 | | | | | | FIFO 7 | Right Channel Word 3 | | | | | Maxim Integrated Page 236 of 347 ### 14.6.5 FIFO Data Alignment The I<sup>2</sup>S data can be left aligned (reset default), or right aligned using the I2Sn\_CTRLOCHO.align field. The following conditions apply to each setting: Left aligned: *I2Sn\_CTRLOCHO.align* = 0 - If the number of bits per word is greater than the FIFO data width: - Receive: All bits after the LSB of the FIFO data width is discarded. - Transmit: All bits after the LSB of the FIFO data width are sent as 0. - If the number of bits per word is less than the FIFO data width: - Receive: The data received is stored starting at the MSB of the FIFO entry up to the number of bits per word plus one bit. - Transmit: The data in the transmit FIFO is sent from the LSB to the number of bits plus 1. Right aligned: I2Sn\_CTRLOCHO.align = 1 - If the number of bits per word is greater than the FIFO data width: - Receive: The data received is stored in the receive FIFO starting with the LSB up to the FIFO data width and any additional bits are discarded. - Transmit: 0 bits are transmitted for all bits greater than the FIFO data width. For example, if the bits per word field is set to 12 and the FIFO data width is 8, the first 4 bits are transmitted as 0 and then the 8-bits of data in the FIFO are transmitted. - If the number of bits per word is less than the FIFO data width: - Receive: The data received is sign extended and saved to the receive FIFO. - Transmit: The data in the transmit FIFO is sent from the LSB to the number of bits plus 1. ### 14.6.6 Typical Audio Configurations Table 14-7 shows the relationship between the bits per word field and the sample size field. Equation 14-7 shows the required relationship between the sample size field and the bits per word field. Equation 14-7: Sample Size Relationship Bits per Word $I2Sn\_CTRL1CH0.smp\_size \leq I2Sn\_CTRL1CH0.bits\_word$ The $I2Sn\_CTRL1CH0.bits\_word$ column in $Table\ 14$ -7 is set by the equation $\frac{\#BCLK}{Channel} - 1$ . The $I2Sn\_CTRL1CH0.smp\_size$ column is the number of samples per word captured from the $I^2S$ bus and is calculated by the equation $\frac{\#Samples}{Channel} - 1$ . Channel refers to the left and right channels of audio. Table 14-7: Configuration for Typical Audio Width and Samples per WS Clock Cycle | Audio Sample Width/ | # BCLK | # Samples | | I2Sn_CTRL1CH0 | | Sign | |----------------------|---------|-----------|-----------|---------------|-------|---------------------------------------| | Samples per WS Cycle | Channel | Channel | bits_word | smp_size | wsize | extension<br>(align = 1) <sup>†</sup> | | 8-bit / 16 | 8 | 8 | 7 | 7 | 0 | | | 16-bit / 32 | 16 | 16 | 15 | 15 | 1 | | | 20-bit / 40 | 20 | 20 | 19 | 19 | 2 | sign | | 24-bit / 48 | 24 | 24 | 23 | 23 | 2 | sign | | 24-bit / 64 | 32 | 24 | 31 | 23 | 2 | sign | | 32-bit / 64 | 32 | 32 | 31 | 31 | 2 | | <sup>†</sup> Sign Extension applies only when I2Sn\_CTRLOCHO.align is set to 1 and I2Sn\_CTRLOCHO.smp\_size is less than the FIFO width size setting. Maxim Integrated Page 237 of 347 ## **14.7** Interrupt Events The I<sup>2</sup>S peripheral generates interrupts for the events shown in *Table 14-8*. An interrupt is generated if the corresponding interrupt enable field is set. The interrupt flags stay set until cleared by the software by writing 1 to the interrupt flag field. Table 14-8. I<sup>2</sup>S Interrupt Events | Event | Interrupt Flag | Interrupt Enable | |----------------------------------|-----------------------|-----------------------| | Receive FIFO overrun | I2Sn_INTFL.rx_ov_ch0 | I2Sn_INTEN.rx_ov_ch0 | | Receive threshold | I2Sn_INTFL.rx_thd_ch0 | I2Sn_INTEN.rx_thd_ch0 | | Transmit FIFO half-empty | I2Sn_INTFL.tx_he_ch0 | I2Sn_INTEN.tx_he_ch0 | | Transmit FIFO one byte remaining | I2Sn_INTFL.tx_ob_ch0 | I2Sn_INTEN.tx_ob_ch0 | #### 14.7.1 Receive FIFO Overrun A receive FIFO overrun event occurs if the number of data words in the receive FIFO, I2Sn\_DMACH0.rx\_IvI is equal to the RX\_FIFO\_DEPTH and another word has been shifted into the FIFO. The hardware automatically sets the I2Sn\_INTFL.rx\_ov\_ch0 field to 1 when this event occurs. #### 14.7.2 Receive FIFO Threshold A receive FIFO threshold event occurs when a word is shifted in and the number of words in the receive FIFO, I2Sn\_DMACHO.rx\_IVI, exceeds the I2Sn\_CTRLOCHO.rx\_thd\_val. The event does not occur if the opposite transition occurs. When this event occurs, hardware automatically sets the I2Sn\_INTFL.rx\_thd\_ch0 field to 1. #### 14.7.3 Transmit FIFO Half-Empty A transmit FIFO half-empty event occurs when the number of words in the transmit FIFO, I2Sn\_DMACH0.tx\_IvI, is less than ½ of the TX\_FIFO\_DEPTH as shown in Equation 14-8. When this event occurs, the I2Sn\_INTFL.tx\_he\_ch0 flag is set to 1 by hardware. Note: The transmit FIFO half empty interrupt flag is set by the hardware one BCLK cycle prior to the actual condition occurring. If the BCLK is much slower than the I<sup>2</sup>S peripheral clock, the software may receive the interrupt while the actual transmit FIFO level is still equal to ½ of the TX\_FIFO\_DEPTH. The software should always read the transmit FIFO level prior to filling it to determine the correct number of words to write to the transmit FIFO. Read the level of the transmit FIFO using the I2Sn\_DMACHO.tx\_lvl field. Equation 14-8: Transmit FIFO Half-Empty Condition $$I2Sn\_DMACH0.\,tx\_lvl < \left(\frac{TX\,FIFO\,DEPTH}{2}\right)$$ #### 14.7.4 Transmit FIFO One Entry Remaining A transmit FIFO one entry remaining event occurs when the number of entries in the transmit FIFO is 1, $I2Sn\_DMACH0.tx\_IvI = 1$ . When this event occurs, the $I2Sn\_INTFL.tx\_ob\_ch0$ flag is set to 1 by the hardware. Note: The transmit FIFO one entry remaining interrupt flag is set by the hardware one BCLK cycle prior to the actual condition occurring. If the BCLK is much slower than the $I^2S$ peripheral clock, the software may receive the interrupt while the actual transmit FIFO level is still equal to 2. The software should always read the transmit FIFO level prior to filling it to determine the correct number of words to write to the transmit FIFO. Read the level of the transmit FIFO using the $I_2Sn_DMACH_0.tx_NI$ field. Maxim Integrated Page 238 of 347 ## 14.8 Direct Memory Access The I<sup>2</sup>S supports DMA for both transmit and receive; separate DMA channels can be connected to the receive and transmit FIFOs. The following describe the behavior of the receive and transmit DMA requests. - A receive DMA request is asserted when the number of words in the receive FIFO is greater than or equal to the receive FIFO threshold. - A transmit DMA request is asserted when the number of valid bytes in the transmit FIFO is less than ½ of the transmit FIFO's depth. ## 14.9 Block Operation After exiting a power-on reset, the IP is disabled by default. It must be enabled and configured by the software to establish the I<sup>2</sup>S serial communication. A typical firmware sequence is shown below. - 1. Set GCR PCLKDIS1.i2s0 to 0 to enable the I<sup>2</sup>S peripheral clock source shown in Table 14-1. - 2. Disable the I<sup>2</sup>S clock by setting I2Sn CTRL1CH0.en to 0. - 3. Set I2Sn CTRLOCHO.rst to 1 to reset the I2S configuration. - 4. Set I2Sn\_CTRL1CHO.flush to 1 to flush the FIFO buffers. - 5. Configure the I2Sn\_CTRLOCHO.ch\_mode to select the master or slave configuration. - a. For master mode, configure the baud rate by programming the <code>I2Sn\_CTRL1CHO.clkdiv</code> field to achieve the required bit rate, set the <code>I2Sn\_CTRL1CHO.smp\_size</code> field to the desired sample size of the data, and the <code>I2Sn\_CTRL1CHO.adjst</code> field if the Sample Size is smaller than the number of bits per word. - 6. Configure the threshold of the receive FIFO by programming the *I2Sn\_CTRL1CH0.rx\_thd*. The threshold of the transmit FIFO is a fixed value, which is half of the transmit FIFO depth. - 7. If desired, configure DMA operation, see section *Direct Memory Access* for details. - 8. Enable interrupt functionality by configuring the I2Sn INTEN register if desired. - 9. Program the clkdiv bits in I2Sn\_CTRL1CH0 register for the new bit clock frequency. - 10. For master operation, load data in the transmit FIFO for transmit. - 11. Re-enable the bit clock by setting I2Sn\_CTRL1CH0.en to 1. # 14.10 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 14-9*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 14-9: I<sup>2</sup>S Register Summary | Offset | Register Name | Description | |----------|---------------|-----------------------------------------------------| | [0x0000] | I2Sn_CTRLOCHO | I <sup>2</sup> S Global Mode Control 0 Register | | [0x0010] | I2Sn_CTRL1CH0 | I <sup>2</sup> S Master Mode Configuration Register | | [0x0030] | I2Sn_DMACH0 | I <sup>2</sup> S DMA Control Channel Register | | [0x0040] | I2Sn_FIFOCH0 | I <sup>2</sup> S FIFO Register | | [0x0050] | I2Sn_INTFL | I <sup>2</sup> S Interrupt Status Register | | [0x0054] | I2Sn_INTEN | I <sup>2</sup> S Interrupt Enable Register | Maxim Integrated Page 239 of 347 # 14.10.1 Register Details Table 14-10: I<sup>2</sup>S Control 0 Register | I <sup>2</sup> S Contr | ol 0 Register | | | I2Sn_CTRL0CH0 [0x0000] | | | |------------------------|---------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--| | Bits | Field | Access | Reset | Description | • | | | 31:24 | rx_thd_val | R/W | 0 | Receive FIFO Interrupt Threshold This field specifies the level of the receive FIFO Values of 0 or greater than the RX_FIFO_DEPT | | | | 23:21 | - | RO | 0 | Reserved | | | | 20 | fifo_lsb | R/W | 0 | FIFO Bit Field Control Only used if the FIFO size is larger than the sai | | | | | | | | For transmit, the LSB part is sent from the FIF | | | | | | | | For receive, store the LSB part in the FIFO with | hout sign extension. | | | | | | | 0: Disabled<br>1: Enabled | | | | 19 | rst | R/W10 | 0 | <b>Reset</b> Write 1 to reset the I <sup>2</sup> S peripheral. The hardw when the reset is complete. | are automatically clears this field to 0 | | | | | | | 0: Reset not in process. 1: Reset peripheral. | | | | 18 | flush | R/W10 | 0 | FIFO Flush Write 1 to start a flush of the receive FIFO and automatically clears this field when the opera | | | | | | | | O: Flush complete or not in process. 1: Flush receive and transmit FIFOs. | | | | 17 | rx_en | R/W | 0 | Receive Enable Enable receive mode for the I <sup>2</sup> S peripheral. | | | | | | | | 0: Disabled<br>1: Enabled | | | | 16 | tx_en | R/W | 0 | <b>Transmit Enable</b> Enable transmit mode for the I <sup>2</sup> S peripheral. | | | | | | | | 0: Disabled<br>1: Enabled | | | | 15:14 | wsize | R/W | 0x3 | Data Size When Reading/Writing FIFO Set this field to the desired width for data writ | tes and reads from the FIFO. | | | | | | | 0: Byte<br>1: Half-word (16 bits)<br>2-3: Word (32 bits) | | | | 13:12 | stereo | R/W | 0 | I <sup>2</sup> S Mode Select the mode for the I <sup>2</sup> S to stereo, mono left channel only, or mono right channel only. | | | | | | | | 0-1: Stereo 2: Mono left channel 3: Mono right channel | | | | 11 | - | RO | 0 | Reserved | | | | 10 | align | R/W | 0 | FIFO Data Alignment Set this field to control the alignment of the d the FIFO data width, I2Sn_CTRLOCHO.wsize, is | | | | | | | | 0: MSB<br>1: LSB | | | Maxim Integrated Page 240 of 347 | I <sup>2</sup> S Conti | <sup>2</sup> S Control 0 Register | | | I2Sn_CTRL0CH0 | [0x0000] | | | |------------------------|-----------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | Description | | | | 9 | msb_loc | R/W | 0 | First Bit Location Sampling This field controls when the first bit is transmitted/received in relation to the LRCLK. By default, the first bit is transmitted/received on SDO/SDI on the second complete LRCLK cycle. Set this field to 1 to transmit/receive the first bit of data on the first complete LRCLK cycle. | | | | | | | | | 0: Second complete LRCLK cycle is the first b<br>1: First complete LRCLK cycle is the first bit | | | | | 8 | ws_pol | R/W | 0 | LRCLK Polarity Select This field determines the polarity of the LRCLK signal associated with the left channel data. Set this field to 1 to associate the left channel with the LRCLK high state. The default setting is the standard I <sup>2</sup> S association. | | | | | | | | | 0: LRCLK low for left channel<br>1: LRCLK high for left channel | | | | | 7:6 | ch_mode | R/W | 0 | Mode Set this field to indicate master or slave I <sup>2</sup> S operation. When using master mode, the ERFO must be used to generate the LRCLK/BCLK signals. | | | | | | | | | 0: Master mode, internal generation of LRCLK/BCLK using the ERFO. 1-2: Reserved for Future Use 3: Slave mode, external generation of LRCLK/BCLK | | | | | 5:2 | - | DNM | 0 | Reserved, Do Not Modify | | | | | 1 | lsb_first | R/W | 0 | LSB First Setting this field to 1 indicates the least signif transmitted/received first on the SDI/SDO pin most significant bit of the data is received first | s. The default setting, 0, indicates the | | | | | | | | 0: Disabled<br>1: Enabled | | | | | 0 | - | RO | 0 | Reserved | | | | Table 14-11: I<sup>2</sup>S Master Mode Configuration Register | I <sup>2</sup> S Maste | I <sup>2</sup> S Master Mode Configuration | | | I2Sn_CTRL1CH0 | [0x0010] | |------------------------|--------------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:16 | clkdiv | R/W | 0 | I <sup>2</sup> S Frequency Divisor Set this field to the required divisor to achieve the desired frequency for the I <sup>2</sup> S BCLK. See BCLK Generation for Master Mode for detailed information. | | | | | | | Note: This field only applies when the $l^2S$ peripheral is set to master mode, $l2Sn\_CTRLOCHO.ch\_mode = 0$ . | | | 15 | adjst | R/W | 0 | Data Justification When Sample Size is Less than Bits Per Word This field is used to determine which bits are used if the sample size is less than the bits per word. | | | | | | | 0: Left adjustment 1: Right adjustment | | | 14 | - | RO | 0 | Reserved | | Maxim Integrated Page 241 of 347 | I <sup>2</sup> S Maste | er Mode Configura | tion | | I2Sn_CTRL1CH0 [0x0010] | | | |------------------------|-------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | 13:9 | smp_size | R/W | 0 | Sample Size This field is the desired sample size of the data received or transmitted with respect to the Bits per Word field. In most use cases, the sample size is equal to the bits per word. However, in some situations fewer number of bits are required by the application and this field allows flexibility. An example use case would be for 16-bit audio being received and the application only needs 8-bits of resolution. See Sample Size for additional details. | | | | | | | | Note: The sample size is equal to I2Sn_CTRL1CH0.bits_word when I2Sn_CTRL1CH0.smp_size = 0 or I2Sn_CTRL1CH0.smp_size > I2Sn_CTRL1CH0.bits_word. | | | | 8 | en | R/W | 0 | I <sup>2</sup> S Enable For master mode operation, this field is used to start the generation of the I <sup>2</sup> S LRCLK and BCLK outputs. In slave mode, this field enables the peripheral to begin receiving signals on the I <sup>2</sup> S interface. | | | | | | | | 0: Disabled.<br>1: Enabled | | | | 7:5 | - | RO | 0 | Reserved | | | | 4:0 | bits_word | R/W | 0 | I <sup>2</sup> S Word Length This field is defined as the I <sup>2</sup> S data bits per left and right channel. Example: If the bit clocks is 16 per half frame, bits_word is 15. | | | # Table 14-12: I<sup>2</sup>S DMA Control Register | I <sup>2</sup> S DMA | Control | | | I2Sn_DMACH0 | [0x0030] | |----------------------|----------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:24 | rx_lvl | RO | 0 | Receive FIFO Level This field is the number of data words in the receive FIFO. | | | 23:16 | tx_lvl | RO | 0 | Transmit FIFO Level This field is the number of data words in the transmit FIFO. | | | 15 | dma_rx_en | RW | 0 | DMA Receive Channel Enable 0: Disabled 1: Enabled | | | 14:8 | dma_rx_thd_val | RW | 0 | DMA Receive FIFO Event Threshold If the receive FIFO level is greater than this value, then the receive FIFO DMA interface sends a signal to the system DMA indicating the receive FIFO has characters to transfer to memory. | | | 7 | dma_tx_en | RW | 0 | DMA Transmit Channel Enable 0: Disabled 1: Enabled | | | 6:0 | dma_tx_thd_val | RO | 0 | DMA Transmit FIFO Event Threshold If the transmit FIFO level is less than this value, then the transmit FIFO DMA interface sends a signal to system DMA indicating the transmit FIFO is ready to receive data from memory. | | Maxim Integrated Page 242 of 347 # Table 14-13: I<sup>2</sup>S FIFO Register | I <sup>2</sup> S FIFO Register | | | | I2Sn_FIFOCH0 | [0x0040] | |--------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | et Description | | | 31:0 | data | R/W | 0 | I <sup>2</sup> S FIFO Writing to this field loads the next character into the transmit FIFO and increments the I2Sn_DMACH0.tx_IvI. Writes are ignored if the transmit FIFO is full. | | | | | | | Reads of this field return the next character available from the receive FIFO and decrements the I2Sn_DMACH0.rx_IvI. The value 0 is returned if I2Sn_DMACH0.rx_IvI = 0. | | # Table 14-14: I<sup>2</sup>S Interrupt Flag Register | I <sup>2</sup> S Interr | upt Flag | | | I2Sn_INTFL | [0x0050] | | |-------------------------|------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:4 | - | DNM | 0 | Reserved, Do Not Modify | | | | 3 | tx_he_ch0 | W1C | 0 | • • • • • • • • • • • • • • • • • • • • | Transmit FIFO Half-Empty Event Interrupt Flag If this field is set to 1, the event has occurred. Write 1 to clear. | | | | | | | 0: No event<br>1: Event occurred | | | | 2 | tx_ob_ch0 | W1C | 0 | Transmit FIFO One Entry Remaining Event Interrupt Flag If this field is set to 1, the event has occurred. Write 1 to clear. | | | | | | | | 0: No event 1: Event occurred | | | | 1 | rx_thd_ch0 | W1C | 0 | Receive FIFO Threshold Event Interrupt Flag If this field is set to 1, the event has occurred. Write 1 to clear. | | | | | | | | 0: No event 1: Event occurred | | | | 0 | rx_ov_ch0 | W1C | 0 | Receive FIFO Overrun Event Interrupt Flag If this field is set to 1, the event has occurred. Write 1 to clear. | | | | | | | | 0: No event<br>1: Event occurred | | | ## Table 14-15: I<sup>2</sup>S Interrupt Enable Register | I <sup>2</sup> S Intern | rupt Enable | | | I2Sn_INTEN | [0x0054] | |-------------------------|-------------|--------|-------|-------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | DNM | 0 | Reserved, Do Not Modify | | | 3 | tx_he_ch0 | R/W | 0 | Transmit FIFO Half-Empty Event Interrupt Enable Set this field to 1 to enable interrupts for this event. | | | | | | | 0: Disabled<br>1: Enabled | | | 2 | tx_ob_ch0 | R/W | 0 | Transmit FIFO One Entry Remaining Event Interrupt Enable Set this field to 1 to enable interrupts for this event. | | | | | | | 0: Disabled<br>1: Enabled | | | 1 | rx_thd_ch0 | R/W | 0 | Receive FIFO Threshold Event Interrupt Enable Set this field to 1 to enable interrupts for this even | t. | | | | | | 0: Disabled<br>1: Enabled | | Maxim Integrated Page 243 of 347 | I <sup>2</sup> S Interrupt Enable | | | I2Sn_INTEN | [0x0054] | | |-----------------------------------|-----------|--------|------------|----------------------------------------------------------------------------------------------------|----| | Bits | Field | Access | Reset | et Description | | | 0 | rx_ov_ch0 | R/W | 0 | Receive FIFO Overrun Event Interrupt Enable Set this field to 1 to enable interrupts for this even | t. | | | | | | 0: Disabled<br>1: Enabled | | Maxim Integrated Page 244 of 347 # 15. 1-Wire Master (OWM) The device provides a 1-Wire master that software can use to communicate with one or more external 1-Wire slave devices using a single-signal, combined clock, data protocol. The OWM is contained in the OWM module. The OWM module manages the lower-level details (including timing and drive modes) required by the 1-Wire protocol, allowing the CPU to communicate over the 1-Wire bus at a logical data level. ### **15.1 1-Wire Master Features** The OWM provides the following features: - Flexible, 1-Wire timing generation (required 1MHz timing base) using the OWM module clock frequency, which is in turn derived from the current system clock source. The OWM module clock can be pre-scaled to allow proper 1-Wire timing generation using a range of base frequencies. - Automatic generation of proper 1-Wire time slots for both standard and overdrive timing modes. - Flexible configuration for 1-Wire line pullup modes: options for internal pullup, external fixed pullup, and optional external strong pullup are available. - Long-line compensation and bit banging (direct firmware drive) modes. - 1-Wire reset generation and presence-pulse detection. - Generation of 1-Wire read and write time slots for single-bit and eight-bit byte transmissions. - Search ROM Accelerator (SRA) mode, which simplifies the generation of multiple-bit time slots and discrepancy resolution required when completing the Search ROM function to determine the IDs of multiple, unknown 1-Wire slaves on the bus. - Transmit data completion, received data available, presence pulse detection, and 1-Wire line-error condition interrupts. For more information about the Maxim 1-Wire protocol and supporting devices, refer to the following resources: - AN937: The Book of iButton Standards - www.maximintegrated.com/AN937 - AN1796: Overview of 1-Wire Technology and its Use - www.maximintegrated.com/AN1796 - AN187: 1-Wire Search Algorithm - www.maximintegrated.com/AN187 iButton is a registered trademark of Maxim Integrated Products, Inc. Maxim Integrated Page 245 of 347 ## 15.2 1-Wire Pins and Configuration The one instance of the peripheral shown in *Table 15-1* lists the locations of the OWM\_IO and OWM\_PE signals for the OWM peripheral per package. Table 15-1: MAX32655 1-Wire Master Peripheral Pins | OWMn | ALTERNATE FUNCTION | ALT FUNCTION # | 81-CTBGA | |------|--------------------|----------------|----------| | OWM | OWM_IO | AF1 | P0.6 | | | OWM_PE | AF1 | P0.7 | ## 15.2.1 1-Wire I/O (OWM IO) The OWM\_IO pin is a bidirectional I/O that is used to directly drive the external 1-Wire bus. As described in the *Book of iButton Standards*, this I/O is generally driven as an open-drain output. The 1-Wire bus requires a common pullup to return the 1-Wire bus line to an idle high state when no master or slave device is actively driving the line low. This pullup can consist of a fixed resistor pullup (connected to the 1-Wire bus outside the microcontroller), an internal pullup enabled by setting *OWM\_CFG.int\_pullup\_enable* to 1, or an OWM module controlled external pullup enabled by setting *OWM\_CFG.ext\_pullup\_mode* to 1. ### 15.2.2 Pullup Enable (OWM\_PE) The 1-Wire pullup enable (PE) signal is an active high output used to enable an optional external pullup on the 1-Wire bus. This pullup is intended to provide a stronger (lower impedance) pullup on the 1-Wire bus under certain circumstances, such as during overdrive mode. ### 15.2.3 Clock Configuration To correctly generate the timing required by the 1-Wire protocol in Standard or Overdrive timing modes, the OWM clock must be set to achieve $f_{owmclk}=1 \mathrm{MHz}$ . This clock generates both the Standard and Overdrive timing, so it does not need adjustment when transitioning from Standard to Overdrive mode or vice versa. The OWM peripheral uses the system peripheral clock, PCLK, divided by the value in the OWM\_CLK\_DIV\_1US.divisor field as shown in Equation 15-1 where $f_{PCLK} = \frac{f_{SYSCLK}}{2}$ . Equation 15-1: OWM 1MHz Clock Frequency $$f_{owmclk} = 1MHz = \frac{f_{PCLK}}{OWM\_CLK\_DIV\_1US. divisor}$$ #### 15.3 1-Wire Protocol The general timing and communication protocols used by the OWM interface are those standardized for the 1-Wire network. Because the 1-Wire interface is a master interface, it initiates and times all communication on the 1-Wire bus. Except for the present pulse generation when a device first connects to the 1-Wire bus, 1-Wire slave devices complete 1-Wire bus communication only as directed by the 1-Wire bus master. From a firmware perspective, the lowest-level timing and electrical details of how the 1-Wire network operates are unimportant. The application can configure the OWM module properly and direct it to complete low-level operations such as reset, read, and write bit/byte operations. Thus, the OWM module on the microcontroller is designed to interface to the 1-Wire bus at a low level. #### 15.3.1 Networking Layers In the *Book of iButton Standards*, the 1-Wire communication protocol is described in terms of the ISO-OSI model (International Organization of Standardization (ISO) Open System Interconnection (OSI) network layer model). Network layers that apply to this description are the Physical, Link, Network, and Transport layers. The Transport layer consists of the Maxim Integrated Page 246 of 347 software that transfers memory data other than ROM ID contents to and from the individual 1-Wire network nodes. The Presentation layer corresponds to higher-level application software functions (such as library layers) that implement communication protocols using the 1-Wire layers as a foundation. This document describes the details of the Physical, Link, and Network layers with regards to the OSI network layer model. The Transport and Presentation layers are beyond the scope of this document. #### 15.3.1.1 Physical Layer The 1-Wire communication bus consists of a single data/power line plus ground. Devices (either master or slave) that interface to the 1-Wire communication bus using an open-drain (active low) connection, which means that the 1-Wire bus normally idles in a high state. An external pullup resistor is used to pull the 1-Wire line high when no master or slave device is driving the line. This means that 1-Wire devices do not actively drive the 1-Wire line high. Instead, they either drive the line low or release it (set their output to high impedance) to allow the external resistor to pull the line high. This allows the 1-Wire bus to operate in a wired-AND manner as shown in *Figure 15-1* and avoids bus contention if more than one device attempts to drive the 1-Wire bus at the same time. Figure 15-1: 1-Wire Signal Interface #### 15.3.1.2 Link Layer The 1-Wire Bus supports a single master and one or more slave devices (multidrop). slave devices can connect to and disconnect from the 1-Wire Bus dynamically (as is typically the case with iButton devices that operate using an intermittent touch contact interface), which means that it is the master's responsibility to poll the bus as needed to determine the number and types of 1-Wire devices that are connected to the bus. All communication sequences on the 1-Wire Bus are initiated by the OWM. The OWM determines when 1-Wire data transmissions begin, as well as the overall communication speed that is used. There are three different communication speeds supported by the 1-Wire specification: standard speed, overdrive speed, and hyperdrive speed. However, only standard speed and overdrive speed are supported by the OWM peripheral in the devices. #### 15.3.1.2.1 OWM Reset and Presence Detect The OWM begins each communication sequence by sending a reset pulse as shown in *Figure 15-2*. This pulse resets all 1-Wire slave devices on the line to their initial states and causes them all to begin monitoring the line for a command from the OWM. Each 1-Wire slave device on the line responds to the reset pulse by sending out a presence pulse. These pulses from multiple 1-Wire slave devices are combined in wired-AND fashion, resulting in a pulse whose length is determined by the slowest 1-Wire slave device on the bus. Maxim Integrated Page 247 of 347 Figure 15-2: 1-Wire Reset Pulse ### **INITALIZATION RESET AND PRESENCE PULSE** In general, the 1-Wire line must idle in a high state when communication is not taking place. It is possible for the master to pause communication in between time slots. There is not an overall "timeout" period that causes a slave to revert to the reset state if the master takes too long between one time slot and the next time slot. The 1-Wire communication protocol relies on the fact that the maximum allowable length for a bit transfer (write 0/1 or read bit) time slot is less than the minimum length for a 1-Wire reset. At any time, if the 1-Wire line is held low (by the master or by any slave device) for more than the minimum reset pulse time, all slave devices on the line interpret this as a 1-Wire reset pulse. #### 15.3.1.2.2 OWM Write Time Slot All 1-Wire bit time slots are initiated by the 1-Wire bus master and begin with a single falling edge. There is no indication given by the beginning of a time slot if a read bit or write bit operation is intended, as the time slots all begin in the same manner. Rather, the 1-Wire command protocol enforces agreement between the OWM and slave as to which time slots are used for bit writes and which time slots are used for bit reads. When multiple bits of a value are transmitted (or read) in sequence, the least significant bit of the value is always sent or received first. The 1-Wire bus is a half-duplex bus, so data is transmitted in only one direction (from master to slave or from slave to master) at any given time. As shown in *Figure 15-3*, the time slots for writing a 0 bit and writing a 1 bit begin identically, with the falling edge and a minimum-width low pulse sent by the master. To write a one bit, the master releases the line after the minimum low pulse, allowing it to be pulled high. To write a zero bit, the master continues to hold the line low until the end of the time slot. Maxim Integrated Page 248 of 347 Figure 15-3: 1-Wire Write Time Slot From the slave's perspective, the initial falling edge of the time slot triggers the start of an internal timer, and when the proper amount of time has passed, the slave samples the 1-Wire line that is driven by the master. This sampling point is in between the end of the minimum-width low pulse and the end of the time slot. #### 15.3.1.2.3 OWM Read Time Slot As with all 1-Wire transactions, the master initiates all bit read time slots. Like the bit write time slots, the bit read time slot begins with a falling edge. From the master's perspective, this time slot is transmitted identically to the "Write 1 Bit" time slot shown in *Figure 15-3*. The master begins by transmitting a falling edge, holds the line low for a minimum-width period, and then releases the line. The difference here is that instead of the slave sampling the line, the slave begins transmitting either a 0 (by holding the line low) or a 1 (by leaving the line to float high) after the initial falling edge. The master then samples the line to read the bit value that is transmitted by the slave device. As an example, *Figure 15-4* shows a sequence in which the slave device transmits data back to the 1-Wire bus master upon request. Note that to transmit a 1 bit, the slave device does not need to do anything. It simply leaves the line alone (to float high) and waits for the next time slot. To transmit a 0 bit, the slave device holds the line low until the end of the time slot. Figure 15-4: 1-Wire Read Time Slot Maxim Integrated Page 249 of 347 #### 15.3.1.2.4 Standard Speed and Overdrive Speed By default, all 1-Wire communications following reset begin at the lowest rate of speed (that is, standard speed). For 1-Wire devices that support it, it is possible for the OWM to increase the rate of communication from standard speed to overdrive speed by sending the appropriate command. The protocols and time slots operate identically for standard and overdrive speeds. The difference comes in the widths of the time slots and pulses. The OWM automatically adjusts the timings based on the setting of the *OWM\_CFG.overdrive* field. If a 1-Wire slave device receives a standard speed reset pulse, it resets and reverts to standard speed communication. If the device is already communicating in overdrive mode, and it receives a reset pulse at the overdrive speed, it resets but remains in overdrive mode. ### 15.3.1.3 Network Layer #### 15.3.1.3.1 ROM Commands Following the initial 1-Wire reset pulse on the bus, all slave 1-Wire devices are active, which means they are monitoring the bus for commands. Because the 1-Wire bus can have multiple slave devices present on the bus at any time, the OWM must go through a process (defined by the 1-Wire command protocol) to activate only the 1-Wire slave device it intends to communicate with and deactivate all others. This is the purpose of the ROM commands (network layer) shown in *Table* 15-2. Table 15-2: 1-Wire ROM Commands | ROM Command | Hex Value | |----------------------|-----------| | Read ROM | 0x33 | | Match ROM | 0x55 | | Search ROM | 0xF0 | | Skip ROM | 0xCC | | Overdrive Skip ROM | 0x3C | | Overdrive Match ROM | 0x69 | | Resume Communication | 0xA5 | The ROM command layer relies on the fact that all 1-Wire slave devices are assigned a globally unique, 64-bit ROM ID. This ROM ID value is factory programmed to ensure that no two 1-Wire slave devices have the same value. #### 15.3.1.3.2 ROM ID Figure 15-5 is a visual representation of the 1-Wire ROM ID fields and shows the organization of the fields within the 64-bit ROM ID for a device. Figure 15-5: 1-Wire ROM ID Fields Table 15-3 provides a detailed description of each of the ROM ID fields. Maxim Integrated Page 250 of 347 Table 15-3: 1-Wire Slave Device ROM ID Field | Field | Bit Number | Description | |-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Family code | 0-7 | This 8-bit value is used to identify the type of a 1-Wire slave device. | | Unique ID | 8-55 | This 48-bit value is factory-programmed to give each 1-Wire slave device (within a given family code group) a globally unique identifier. | | CRC | 56-63 | This is the 8-bit, 1-Wire CRC as defined in the <i>Book of iButton Standards</i> . The CRC is generated using the polynomial $(x^8 + x^5 + x^4 + 1)$ . | Note: For certain operations that consist only of writing from the OWM to the slave, it is technically possible for the master to communicate with more than one slave at a time on the same 1-Wire bus. For this to work, the exact same data must be transmitted to all slave devices, and any values read back from the slaves must either be identical as well or must be disregarded by the master device (because different slaves can attempt to transmit different values). The following descriptions assume, however, that the master is communicating with only one slave device at a time because this is the method normally used. As explained above, the ROM ID contents play a key role in addressing and selecting devices on the 1-Wire bus. All devices except one are in an idle/inactive state after the Match ROM command or the Search ROM command is executed. They return to the active state only after receiving a 1-Wire reset pulse. Devices with overdrive capability are distinguished from others by their family code and two additional ROM commands: Overdrive Skip ROM and Overdrive Match ROM. The first transmission of the ROM command itself takes place at the normal speed understood by all 1-Wire devices. After a device with overdrive capability is addressed and set into overdrive mode (that is, after the appropriate ROM command is received), further communication to that device must occur at overdrive speed. Because all deselected devices remain in the idle state if no reset pulse of regular duration is detected, even multiple overdrive components can reside on the same 1-Wire bus. A reset pulse of regular duration resets all 1-Wire devices on the bus and simultaneously sets all overdrive-capable devices back to the default standard speed. #### 15.3.2 Read ROM Command The Read ROM command allows the OWM to obtain the 8-byte ROM ID of any slave device connected to the 1-Wire bus. Each slave device on the bus responds to this command by transmitting all eight bytes of its ROM ID value starting with the least significant byte (Family Code) and ending with the most significant byte (CRC). Because this command is addressed to all 1-Wire devices on the bus, if more than one slave is present on the bus there is a data collision as multiple slaves attempt to transmit their ROM IDs at once. This condition is detectable by the OWM because the CRC value does not match the ROM ID value received. In this case, the OWM should reset the 1-Wire bus and select a single slave device on the bus to continue either by using the Match ROM command (if the ROM ID values are already known) or the Search ROM command (if the master has not yet identified some or all devices on the bus). After the Read ROM command is complete, all slave devices on the 1-Wire bus are selected or active, and communication proceed to the Transport layer. ### 15.3.3 Skip ROM and Overdrive Skip ROM Commands The Skip ROM command is used to activate all slave devices present on the 1-Wire bus regardless of their ROM ID. Normally, this command is used when only a single 1-Wire slave device is connected to the bus. After the Skip ROM command is complete, all slave devices on the 1-Wire bus are selected or active and communication proceeds to the Transport layer. The Overdrive Skip ROM command operates in an identical manner except that running it also causes the receiving slave devices to shift communication speed from standard speed to overdrive speed. The Overdrive Skip ROM command byte itself (0x3C) is transmitted at standard speed. All subsequent communication is sent at overdrive speed. #### 15.3.4 Match ROM and Overdrive Match ROM Commands The Match ROM command is used by the OWM to select one and only one slave 1-Wire device when the ROM ID of the device is already determined. When transmitting this command, the master sends the command byte (that is, 0x55 for Maxim Integrated Page 251 of 347 standard speed and 69h for overdrive speed) and then sends the entire 64-bit ROM ID for the device selected, least significant bit first. During the transmission of the ROM ID by the master, all slave devices monitor the bus. As each bit is transmitted, each of the slave devices compares it against the corresponding bit of their ROM ID. If the bits match, the slave device continues to monitor the bus. If the bits do not match, the slave device transitions to the inactive state (waiting for a 1-Wire reset) and stops monitoring the bus. At the end of the transmission, at most one slave device is active, which is the slave device whose ROM ID matched the ROM ID that was transmitted. All other slave devices are inactive. Communication then proceeds to the Transport layer for the device that was selected. The Overdrive Match ROM command operates in an identical manner except that it also causes the slave device selected by the command to shift communication speed from standard speed to overdrive speed. The Overdrive Match ROM command byte (69h) and the 64-bit ROM ID bits are transmitted at standard speed. All subsequent communication is sent at overdrive speed. #### 15.3.5 Search ROM Command The Search ROM command allows the OWM to determine the ROM ID values of all 1-Wire slave devices connected to the bus using an iterative search process. Each execution of the Search ROM command reveals the ROM ID of one slave device on the bus. The operation of the Search ROM command resembles a combination of the Read ROM and Match ROM commands. First, all slaves on the bus transmit the least significant bit (Bit 0) of their ROM IDs. Next, all slaves on the bus transmit a complement of the same bit. By analyzing the two bits received, the master can determine if the Bit 0 values were 0 for all slaves, 1 for all slaves, or a combination of the two. Next, the master selects which slaves remain activated for the next step in the Search ROM process by transmitting the Bit 0 value for the slaves it selects. All slaves whose Bit 0 matches the value transmitted by the master remain active, while slaves with a different Bit 0 value go to the inactive state and do not participate in the remainder of the Search ROM command. Next, the same process is followed for Bit 1, then Bit 2, and so on until the 63rd bit (most significant bit) of the ROM ID is transmitted. At this point, only one slave device remains active, and the master can either continue with communication at the Transport layer or issue a 1-Wire reset pulse to go back for another pass at the Search ROM command. The *Book of iButton Standards* goes into more detail about the process used by the master to obtain ROM IDs of all devices on the 1-Wire bus using multiple executions of the Search ROM command. The algorithm resembles a binary tree search and is used regardless of how many devices are on the bus. There is no overdrive equivalent version of the Search ROM command. ### 15.3.6 Search ROM Accelerator Operation To allow the Search ROM command to process more quickly, the OWM module provides a special accelerator mode for use with the Search ROM command. This mode is activated by setting *OWM CTRL STAT.sra mode* to 1. When this mode is active, ROM IDs being processed by the Search ROM command are broken into 4-bit nibbles where the current 64-bit ROM ID varies with each pass through the search algorithm. Each 4-bit processing step is initiated by writing the 4-bit value to *OWM\_DATA.tx\_rx*. This causes the generation of twelve 1-Wire time slots by the OWM as each bit in the 4-bit value (starting with the LSB) results in a read of two bits (all active slaves transmitting bit N of their ROM IDs, then all active slaves transmitting the complement of bit N of their ROM ID), and then a write of a single bit by the OWM. After the 4-bit processing stage is complete, the return value loaded into *OWM\_DATA.tx\_rx* consists of 8 bits. The low nibble (bits 0 through 3) contains the four discrepancy flags: one for each ID bit processed. If the discrepancy bit is set to 1, it means that either two slaves with differing ID bits in that position both responded (the 2 bits read were both zero), or no slaves responded (the 2 bits read were both 1). If the discrepancy bit is set to 0, then the 2 bits read were complementary (either 0, 1 or 1, 0) meaning there was no bus conflict. Maxim Integrated Page 252 of 347 In this way, at each step in the Search ROM command, the master either follows the ID of the responding slaves or deselects some of the slaves on the bus in case of a conflict. By the time the end of the 64-bit ROM ID is reached (the sixteenth 4-bit group processing step), the combination of all bits from the high nibbles of the received data are equal to the ROM ID of one of the slaves remaining on the bus. Subsequent passes through the Search ROM algorithm are used to determine additional slave ROM ID values until all slaves are identified. Refer to the *Book of iButton Standards* for a detailed explanation of the search function and possible variants of the search algorithm applicable to specific circumstances. ## 15.3.7 Resume Communication Command If more than one 1-Wire slave device is on the bus, then the master must specify which one it wishes to communicate with each time a new 1-Wire command (starting with a reset pulse) begins. Using the commands discussed previously, this would normally involve sending the Match ROM command each time, which means the master must explicitly specify the full 64-bit ROM ID of the part it communicates with for each command. The Resume Communication command provides a shortcut for this process by allowing the master to repeatedly select the same device for multiple commands without having to transmit the full ROM ID each time. When the OWM selects a single device (using the Match ROM or Search ROM commands), an internal flag called the RC (for Resume Communication) flag is set in the slave device. (Only one device on the bus has this flag set at any one time; the Skip ROM command selects multiple devices, but the RC flag is not set by the Skip ROM command.) When the master resets the 1-Wire bus, the RC flag remains set. At this point, it is possible for the master to send the Resume Communication command. This command does not have a ROM ID attached to it, but the device that has the RC flag set responds to this command by going to the active state while all other devices deactivate and drop off the 1-Wire bus. Issuing any other ROM command clears the RC flag on all devices. So, for example, if a Match ROM command is issued for device A, its RC flag is set. The Resume Communication command can then be used repeatedly to send commands to device A. If a Match ROM command is then sent with the ROM ID of device B, the RC flag on device A will clear to 0, and the RC flag on device B is set. ## 15.4 1-Wire Operation Once the OWM peripheral is correctly configured, then using the OWM peripheral to communicate with the 1-Wire network involves directing the OWM to generate the proper reset, read, and write operations to communicate with the 1-Wire slave devices used in a specific application. The OWM manages the following 1-Wire protocol primitives directly in either Standard or Overdrive mode: - 1-Wire bus reset (including detection of presence pulse from responding slave devices) - Write single bit (a single write time slot) - Write 8-bit byte, least significant bit first (eight write time slots) - Read single bit (a single write-1 time slot) - Read 8-bit byte, least significant bit first (eight write-1 time slots) - Search ROM acceleration mode allowing the generation of four groups of three time slots (read, read, and write) from a single 4-bit register write to support the Search ROM command ### 15.4.1 Resetting the OWM The first step in any 1-Wire communication sequence is to reset the 1-Wire bus. To direct the OWM module to complete a 1-Wire reset, write OWM\_CTRL\_STAT.start\_ow\_reset to 1. This generates a reset pulse and checks for a replying presence pulse from any connected slave devices. Maxim Integrated Page 253 of 347 Once the reset time slot is complete, the <code>OWM\_CTRL\_STAT.start\_ow\_reset</code> field is automatically cleared to zero. Then, the interrupt flag <code>OWM\_INTFL.ow\_reset\_done</code> is set to 1 by the hardware. This flag must be cleared by writing a 1 bit to the flag. If a presence pulse is detected on the 1-Wire bus during the reset sequence (that should normally be the case unless no 1-Wire slave devices are present on the bus), the *OWM\_CTRL\_STAT*.presence\_detect flag is also set to 1. This flag does not result in the generation of an interrupt. ### 15.5 1-Wire Data Reads ### 15.5.1 Reading a Single Bit Value from the 1-Wire Bus The procedure for reading a single bit is like the procedure for writing a single bit because the operation is completed by writing a 1 bit that the slave device either leaves unchanged (to transmit a 1 bit) or overrides by forcing the line low (to transmit a 0 bit). To read a single bit value from the 1-Wire Bus, complete the following steps: - 1. Set <a href="OWM\_CFG.single\_bit\_mode">OWM to transmit/receive</a> a single bit of data at a time instead of the default 8 bits. - 2. Write *OWM\_DATA.tx\_rx* to 1. Only bit 0 of this field is used in this instance; the other bits in the field are ignored. Writing to the *OWM\_DATA* register initiates the read of the bit on the 1-Wire bus. - 3. Once the single-bit transmission is complete, the hardware sets the interrupt flag *OWM\_INTFL.tx\_data\_empty* to 1. This flag (that triggers an OWM module interrupt if *OWM\_INTEN.tx\_data\_empty* is also set to 1) is cleared by writing a 1 to the flag. - 4. As the hardware shifts the bit value out, it also samples the value returned from the slave device. Once this value is ready to read, the interrupt flag <a href="https://owm.inten.rx\_ready">OWM\_INTEN.rx\_ready</a> is set to 1. If <a href="https://owm.inten.rx\_ready">OWM\_INTEN.rx\_ready</a> is set to 1, an OWM module interrupt occurs. - 5. Read *OWM\_DATA.tx\_rx* (only bit 0 is used) to determine the value returned by the slave device. Note that if no slave devices are present or the slaves are not communicating with the master, bit 0 remains set to 1. #### 15.5.2 Reading an 8-Bit Value from the 1-Wire Bus The procedure for reading an 8-bit byte is like the procedure for writing an 8-bit byte because the operation is completed by writing eight 1 bits that the slave device either leaves unchanged (to transmit 1 bits) or overrides by forcing the line low (to transmit 0 bits). - 1. Set OWM\_CFG.single\_bit\_mode to 0. This setting causes the OWM to transmit/receive in the default 8-bit mode. - 2. Write OWM\_DATA.tx\_rx to 0x0FFh. - 3. Once the 8-bit transmission completes, the hardware sets the interrupt flag *OWM\_INTFL.tx\_data\_empty* to 1. This flag (that triggers an OWM module interrupt if *OWM\_INTEN.tx\_data\_empty* is also set to 1) is cleared by writing a 1 to the flag. - 4. As the hardware shifts the bit values out, it also samples the values returned from the slave device. Once the full 8-bit value is ready to be read, the interrupt flag <code>OWM\_INTFL.rx\_data\_ready</code> is set to 1. If <code>OWM\_INTEN.rx\_ready</code> is set to 1, an OWM module interrupt occurs. - 5. Read *OWM\_DATA.tx\_rx* to determine the 8-bit value returned by the slave device. *Note that if no slave devices are present or the slave devices are not communicating with the master, the return value 0x0FF is the same as the transmitted value.* Maxim Integrated Page 254 of 347 # 15.6 Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 15-4: OWM Register Summary | Offset | Register | Description | | | | |----------|-----------------|-------------------------------|--|--|--| | [0x0000] | OWM_CFG | OWM Configuration Register | | | | | [0x0004] | OWM_CLK_DIV_1US | DWM Clock Divisor Register | | | | | [0x0008] | OWM_CTRL_STAT | OWM Control/Status Register | | | | | [0x000C] | OWM_DATA | OWM Data Buffer Register | | | | | [0x0010] | OWM_INTFL | OWM Interrupt Flag Register | | | | | [0x0014] | OWM_INTEN | OWM Interrupt Enable Register | | | | # 15.6.1 Register Details Table 15-5: OWM Configuration Register | OWM Configuration Register | | | OWM_CFG | | [0x0000] | | |----------------------------|-------------------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:8 | - | R/W | 0 | Reserved | | | | 7 | int_pullup_enable | R/W | 0 | Internal Pullup Enable Set this field to enable the interna | al pullup resistor. | | | | | | | 0: Internal pullup disabled.<br>1: Internal pullup enabled. | | | | 6 | overdrive | R/W | 0 | Overdrive Enable Set this field to 1 to enable overdrive mode for 1-Wire communications. Clearing this field sets 1-Wire communications to standard speed. | | | | | | | | 0: Overdrive mode disabled, standard speed mode. 1: Overdrive mode enabled. | | | | 5 | single_bit_mode | R/W | 0 | Bit Mode Enable When set to 1, only a single bit at a time is transmitted and received (LSB of OWM_DATA) rather than the whole byte. | | | | | | | | 0: Byte mode enabled, single bi<br>1: Single bit mode enabled, byt | | | | 4 | ext_pullup_enable | R/W | 0 | External Pullup Enable Enables external FET pullup when the 1-Wire master is idle. FET is designed to pull the wire high regardless of its enable state (that is, high or low). Idle means the 1-Wire master is idle, and there are no 1-Wire accesses in progress. | | | | | | | | 0: External pullup pin is not driv<br>1: External pullup pin is driven l<br>pulling the 1-Wire IO high. | ven to high.<br>high when the 1-Wire bus is idle, actively | | | 3 | ext_pullup_mode | R/W | 0 | External Pullup Mode Provides an extra output to control an external pullup. For long wires, a pullup resistor strong enough to pull the wire high in a reasonable amount of time might need to be so strong that it would be difficult to drive the line low. In this case, implement an external FET to actively drive the wire high for a brief amount of time. Then, let the resistor keep the line high. | | | Maxim Integrated Page 255 of 347 | OWM Co | OWM Configuration Register | | OWM_CFG | | [0x0000] | | | |--------|----------------------------|--------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | 2 | bit_bang_en | R/W | 0 | Bit-Bang Mode Enable Enable bit-bang control of the OWM_IO pin. If this bit is set to 1, OWM_CTRL_STAT.bit_bang_oe controls the state of the OWM_IO pin. | | | | | | | | | 0: Bit-bang mode disabled.<br>1: Bit-bang mode enabled. | | | | | 1 | force_pres_det | R/W | 1 | Presence Detect Force Setting this bit to 1 drives the OWM_IO pin low during presence detection. Use this bit field to prevent a large number of 1-Wire slaves on the bus from all responding at different times, which might cause ringing. When this bit is set to 1, the OWM_CTRL_STAT.presence_detect bit is always set as the result of a 1-Wire reset even if no slave devices are present on the bus. | | | | | | | | | 0: OWM_IO pin floats during presence detection portion of a 1-Wire reset. 1: OWM_IO pin is driven low during presence detection portion of a 1-Wire reset. | | | | | 0 | long_line_mode | R/W | 0 | Long Line Mode Enable Selects alternate timings for 1-Wire communication. The recommended setting depends on the length of the wire. For lines less than 40 meters, 0 should be used. | | | | | | | | | | te one release, the data sampling, and the ximately 5µs, 15µs, and 7µs, respectively. | | | | | | | | Setting this bit to 1 enables long line mode timings during standard mode communications. This mode moves the write one release, the data sampling, and the time-slot recovery times out to approximately $8\mu s$ , $22\mu s$ , and $14\mu s$ , respectively. | | | | | | | | | 0: Standard operation for lines<br>1: Long Line mode enabled. | less than 40 meters. | | | ## Table 15-6: OWM Clock Divisor Register | OWM Clock Divisor | | | OWM_CLK_DIV_1US | | [0x0004] | | |-------------------|---------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:8 | - | R | 0 | Reserved | | | | 7:0 | divisor | R/W | 0 | OWM Clock Divisor Divisor for the OWM peripheral clo the Clock Configuration section for 0x00: OWM clock disabled. 0x01: $f_{owmclk} = \frac{f_{PCLK}}{1}$ 0x02: $f_{owmclk} = \frac{f_{PCLK}}{2}$ : 0xFF: $f_{owmclk} = \frac{f_{PCLK}}{255}$ | ck. The target is to achieve a 1MHz clock. See details. | | # Table 15-7: OWM Control Status Register | OWM Control Status | | | | OWM_CTRL_STAT | [0x0008] | |--------------------|-------|--------|-------|---------------|----------| | Bits | Field | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved | | Maxim Integrated Page 256 of 347 | OWM Control Status | | | | OWM_CTRL_STAT | [0x0008] | | |--------------------|-----------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 7 | presence_detect | RO | 0 | Presence Detect Flag Set to 1 when a presence pulse is detected from one or more slaves during the 1-Wire reset sequence. O: No presence detect pulse during previous 1-Wire reset sequence. | | | | | | | | 1: Presence detect pulse on bus | during previous 1-Wire reset sequence. | | | 6:5 | - | RO | 0 | Reserved | | | | 4 | od_spec_mode | RO | 0 | Overdrive Spec Mode Returns the version of the overdri | ve spec. | | | 3 | ow_input | RO | - | OWM_IN State Returns the current logic level on | the OWM_IO pin. | | | | | | | 0: OWM_IO pin is low. 1: OWM_IO pin is high. | | | | 2 | bit_bang_oe | R/W | 0 | OWM Bit-Bang Output When bit-bang mode is enabled (OWM_CFG.bit_bang_en = 1), this bit sets the state of the OWM_IO pin. Setting this bit to 1 drives the OWM_IO pin low. Setting this bit to 0 releases the line, allowing the OWM_IO pin to be pulled high by the pullup resistor or held low by a slave device. | | | | | | | | 0: OWM_IO pin floating. | | | | | | | | 1: Drive OWM_IO pin to low sta | te. | | | 1 | sra_mode | R/W | 0 | Search ROM Accelerator Enable Enable Search ROM Accelerator mode. This mode is used to identify slaves and their addresses attached to the 1-Wire bus. | | | | | | | | 0: Search ROM accelerator mode disabled.<br>1: Search ROM accelerator mode enabled. | | | | 0 | start_ow_reset | R/W | 0 | Start 1-Wire Reset Pulse Write 1 to start a 1-Wire reset sequence. Automatically cleared by the OWM hardware when the reset sequence is complete. | | | | | | | | 0: 1-Wire reset sequence compl<br>1: Start a 1-Wire reset sequence | | | # Table 15-8: OWM Data Buffer Register | OWM Data | | | OWM_DATA | | [0x000C] | | |----------|-------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:8 | - | R/W | 0 | Reserved | | | | 7:0 | tx_rx | R/W | 0 | OWM Data Field Writing to this field sets the transmit data and initiates a 1-Wire data transmit cycle. Reading from this field returns the data received by the master during the last 1-Wire data transmit cycle. | | | ## Table 15-9: OWM Interrupt Flag Register | OWM Interrupt Flag | | | OWM_INTFL | | [0x0010] | | |--------------------|----------|--------|-----------|---------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31:5 | - | R/W | 0 | Reserved | | | | 4 | line_low | R/W1C | 0 | Line Low Flag If this flag is set, the OWM_IO pin was in a low state. Write 1 to clear this flag. | | | Maxim Integrated Page 257 of 347 | OWM Interrupt Flag | | | OWM_INTFL | | [0x0010] | | |--------------------|---------------|--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 3 | line_short | R/W1C | 0 | Line Short Flag The OWM hardware detected a short on the OWM_IO pin. Write 1 to clear this flag. | | | | 2 | rx_data_ready | R/W1C | 0 | RX Data Ready Data received from the 1-Wire bus and is available in the OWM_DATA.tx_rx field. Write 1 to clear this flag. | | | | | | | | O: RX data not available. 1: Data received and is available in the OWM_DATA.tx_rx field. | | | | 1 | tx_data_empty | R/W1C | 0 | TX Empty The OWM hardware automatically sets this interrupt flag when the data transmit is complete. Write 1 to clear this flag. | | | | | | | | O: Either no data was sent or the data in the OWM_DATA.tx_rx field has not completed transmission. 1: Data in the OWM_DATA.tx_rx field was transmitted. | | | | 0 | ow_reset_done | R/W1C | 0 | Reset Complete This flag is set when a 1-Wire reset sequence completes. To start a 1-Wire reset sequence, see OWM_CTRL_STAT.start_ow_reset. Write 1 to clear this flag. | | | | | | | | 0: 1-Wire reset sequence not co<br>1: 1-Wire reset sequence compl | · · | | # Table 15-10: OWM Interrupt Enable Register | OWM Interrupt Enable | | | OWM_INTEN | | [0x0014] | | |----------------------|---------------|--------|-----------|----------------------------------------------------------------------|----------------|--| | Bits | Field | Access | Reset | Description | | | | 31:5 | - | RO | 0 | Reserved | | | | 4 | line_low | R/W | 0 | Line Low Interrupt Enable I/O pin low detected interrupt enable | s. | | | | | | | 0: Interrupt disabled.<br>1: Interrupt enabled. | | | | 3 | line_short | R/W | 0 | Line Short Interrupt Enable I/O pin short detected interrupt enable. | | | | | | | | 0: Interrupt disabled.<br>1: Interrupt enabled. | | | | 2 | rx_data_ready | R/W | 0 | Receive Data Ready Interrupt Enable RX data ready interrupt enable. | 2 | | | | | | | 0: Interrupt disabled.<br>1: Interrupt enabled. | | | | 1 | tx_data_empty | R/W | 0 | Transmit Data Empty Interrupt Enab TX data empty interrupt enable. | le | | | | | | | 0: Interrupt disabled.<br>1: Interrupt enabled. | | | | 0 | ow_reset_done | R/W | 0 | 1-Wire Reset Sequence Complete Into 1-Wire reset sequence completed. | terrupt Enable | | | | | | | 0: Interrupt disabled.<br>1: Interrupt enabled. | | | Maxim Integrated Page 258 of 347 # 16. Real-Time Clock (RTC) # 16.1 Overview The Real-Time Clock (RTC) is a 32-bit binary timer that keeps the time of day up to 136 years. It provides time-of-day and sub-second alarm functionality in the form of system interrupts. The RTC operates on an external 32.768kHz time base. It can be generated from the internal crystal oscillator driving an external 32.768kHz crystal between the 32KIN and 32KOUT pins, or a 32.768kHz square wave driven directly into the 32KIN pin. Refer to the data sheet for the required electrical characteristics of the external crystal. A user-configurable, digital frequency trim is provided for applications requiring higher accuracy. The 32-bit seconds register RTC SEC is incremented every time there is a rollover of the RTC SSEC.ssec sub-seconds field. Two alarm functions are provided: - 1. A programmable time-of-day alarm provides a single event, alarm timer using the RTC\_TODA alarm register, RTC\_SEC register, and RTC\_CTRL.tod\_alarm\_ie field. - 2. A programmable sub-second provides a recurring alarm using the RTC sub-second alarm register, RTC\_SSECA, and is RTC\_CTRL.ssec\_alarm field The RTC is powered in the always-on domain or if applicable, while there is a valid voltage on the V<sub>COREA</sub> device pin. Disabling the RTC, RTC\_CTRL.en cleared to 0, stops incrementing the RTC\_SSEC, RTC\_SEC, and the internal RTC sub-second counter, but preserves their current values. The 32kHz oscillator is not affected by the RTC\_CTRL.en field. While the RTC is enabled, RTC\_CTRL.en set to 1, the RTC\_TRIM.vrtc\_tmr field is also incremented every 32 seconds. Figure 16-1: MAX32655 RTC Block Diagram (12-bit Sub-Second Counter) Maxim Integrated Page 259 of 347 ### 16.2 Instances One instance of the RTC peripheral is provided. The RTC counter and alarm register details and description are shown in *Table 16-1*. Table 16-1: RTC Seconds, Sub-Seconds, Time-of-Day Alarm and Sub-Seconds Alarm Register Details | Register | Width (bits) | Counter Increment | Minimum | Maximum | Description | |-----------|--------------|---------------------------------------------|----------|-----------|------------------------------| | RTC_SEC | 32 | 1 second | 1 second | 136 years | Seconds Counter Register | | RTC_SSEC | 12 | 244 $\mu s \left( \frac{1}{4096Hz} \right)$ | 244 μs | 1 second | Sub-Seconds Counter Register | | RTC_TODA | 20 | 1 second | 1 second | 12 days | Time-of-Day Alarm Register | | RTC_SSECA | 32 | 244 $\mu s \left( \frac{1}{4096Hz} \right)$ | 244 μs | 12 days | Sub-Second Alarm Register | # 16.3 Register Access Control Access protection mechanisms prevent the software from accessing critical registers and fields while RTC while the hardware is updating them. Monitoring the RTC\_CTRL.busy and RTC\_CTRL.rdy fields allows the software to determine when it is safe to write to registers and when registers return valid results. Table 16-2: RTC Register Access | Register | Field | Read Access | Read Access Write Access | | Description | |-------------|----------------|---------------------------------------------|--------------------------------------------------------------------|---|---------------------| | RTC_SEC | All | $RTC\_CTRL.busy = 0$<br>$RTC\_CTRL.rdy = 1$ | RTC_CTRL.busy = 0<br>RTC_CTRL.rdy = 1 <sup>†</sup> | Υ | Seconds Counter | | RTC_SSEC | ssec | $RTC\_CTRL.busy = 0$<br>$RTC\_CTRL.rdy = 1$ | RTC_CTRL.busy = 0<br>RTC_CTRL.rdy = 1 <sup>†</sup> | Υ | Sub-Seconds Counter | | RTC_TODA | All | Always | RTC_CTRL.busy = 0<br>RTC_CTRL.tod_alarm_ie = 0<br>RTC_CTRL.en = 0 | Υ | Time-of-Day Alarm | | RTC_SSECA | All | Always | RTC_CTRL.busy = 0<br>RTC_CTRL.ssec_alarm_ie = 0<br>RTC_CTRL.en = 0 | Υ | Sub-Second Alarm | | RTC_TRIM | All | Always | RTC_CTRL.busy = 0<br>RTC_CTRL.wr_en = 1 | Υ | Trim | | RTC_OSCCTRL | All | Always | RTC_CTRL.wr_en = 1 | N | Oscillator Control | | RTC_CTRL | en | Always | RTC_CTRL.busy = 0<br>RTC_CTRL.wr_en = 1 | Υ | RTC Enable field | | | All other bits | Always | †† | Υ | | <sup>&</sup>lt;sup>†</sup> See the RTC\_SEC and RTC\_SSEC Read Access Control section for details. ## 16.3.1 RTC\_SEC and RTC\_SSEC Read Access Control The software reads of the $RTC\_SEC$ and $RTC\_SSEC$ registers return invalid results if the read operation occurs on the same cycle that the register is being updated by the hardware ( $RTC\_CTRL.rdy = 0$ ). To avoid this, the hardware sets the $RTC\_CTRL.rdy$ field to 1 for 120µs when the $RTC\_SEC$ and $RTC\_SSEC$ registers are valid and readable by the software. Maxim Integrated Page 260 of 347 <sup>&</sup>lt;sup>††</sup> See the *RTC\_CTRL.busy* field description for limitations on specific bits. Alternately, the software can set the *RTC\_CTRL.rd\_en* field to 1 to allow asynchronous reads of both the *RTC\_SEC* and *RTC\_SSEC* registers. Three methods are available to ensure valid results when reading RTC\_SEC and RTC\_SSEC: - 1. The software clears the RTC\_CTRL.rdy field to 0. - a. The software polls the RTC\_CTRL.rdy field until it reads 1 before reading the registers. - b. The software must read the RTC SEC and RTC SSEC registers within 120µs to ensure valid register data. - 2. The software sets the RTC\_CTRL.rdy\_ie field to 1 to generate an RTC interrupt when the hardware sets the RTC\_CTRL.rdy field to 1. - a. The software must service the RTC interrupt and read the RTC\_SEC register and/or the RTC\_SSEC register while the RTC\_CTRL.rdy field is 1 to ensure valid data. This avoids the overhead associated with polling the RTC\_CTRL.rdy field. - 3. The software sets the RTC\_CTRL.rd\_en field to 1 enabling asynchronous reads of both the RTC\_SEC register and the RTC\_SSEC register. - a. The software must read consecutive identical values of each of the RTC\_SEC register and the RTC\_SSEC register to ensure valid data. #### 16.3.2 RTC Write Access Control The read-only status field *RTC\_CTRL.busy* is set to 1 by the hardware following a software instruction that writes to specific registers. The bit remains 1 while the software updates are being synchronized into the RTC. The software should not write to any of the registers until the hardware indicates the synchronization is complete by clearing *RTC\_CTRL.busy* to 0. #### 16.4 RTC Alarm Functions The RTC provides time-of-day and sub-second interval alarm functions. The time-of-day alarm is implemented by matching the count values in the counter register with the value stored in the alarm register. The sub-second interval alarm provides an auto-reload timer driven by the trimmed RTC clock source. ### 16.4.1 Time-of-Day Alarm Program the RTC time-of-day alarm register (*RTC\_TODA*) to configure the time-of-day-alarm. The alarm triggers when the value stored in *RTC\_TODA.tod\_alarm* matches the lower 20 bits of the *RTC\_SEC* seconds count register. This allows programming the time-of-day-alarm to any future value between 1 second and 12 days relative to the current time with a resolution of 1 second. Disable the time-of-day alarm before changing the *RTC\_TODA.tod* field. When the alarm occurs, a single event sets the time-of-day alarm interrupt flag (RTC\_CTRL.tod\_alarm) to 1. Setting the RTC\_CTRL.tod\_alarm bit to 1 in the software results in an interrupt request to the processor if the alarm time-of-day interrupt enable (RTC\_CTRL.tod\_alarm\_ie) bit is set to 1, and the RTC's system interrupt enable is set. #### 16.4.2 Sub-Second Alarm The RTC\_SSECA and RTC\_CTRL.ssec\_alarm\_ie field control the sub-second alarm. Writing RTC\_SSECA sets the starting value for the sub-second alarm counter. Writing the sub-second alarm enable (RTC\_CTRL.ssec\_alarm\_ie) bit to 1 enables the sub-second alarm. Once enabled, an internal alarm counter begins incrementing from the RTC\_SSECA value. When the counter rolls over from 0xFFFF FFFF to 0x0000 0000, the hardware sets the RTC\_CTRL.ssec\_alarm bit triggering the alarm. At the same time, the hardware also reloads the counter with the value previously written to RTC\_SSECA.rssa. Disable the sub-second interval alarm, RTC\_CTRL.ssec\_alarm\_ie, prior to changing the interval alarm value, RTC\_SSECA. The delay (uncertainty) associated with enabling the sub-second alarm is up to one period of the sub-second clock. This uncertainty is propagated to the first interval alarm. Thereafter, if the interval alarm remains enabled, the alarm triggers after each sub-second interval as defined without the first alarm uncertainty because the sub-second alarm is an auto- Maxim Integrated Page 261 of 347 reload timer. Enabling the sub-second alarm with the sub-second alarm register set to 0 (RTC\_SSECA = 0) results in the maximum sub-second alarm interval. ## 16.4.3 RTC Interrupt and Wakeup Configuration The following are a list of conditions that, when enabled, generate an RTC interrupt. - 1. Time-of-day alarm - 2. Sub-second alarm - 3. RTC\_CTRL.rdy field asserted high, signaling read access permitted The RTC can be configured so the time-of-day and sub-second alarms are a wakeup source for exiting the following low-power modes: - 1. BACKUP - 2. DEEPSLEEP - 3. *UPM* - 4. SLEEP Figure 16-2: RTC Interrupt/Wakeup Diagram Wakeup Function Use this procedure to enable the RTC as a wakeup source: - 1. Configures the RTC interrupt enable bits so one or more interrupt conditions generate an RTC interrupt. - 2. Create a RTC interrupt handler function and register the address of the RTC\_IRQHandler using the NVIC. - 3. Set the GCR\_PM.rtc\_we field to 1 to enable system wakeup by the RTC. - 4. Enter the desired low-power mode. See *Operating Modes* for details. Maxim Integrated Page 262 of 347 ### 16.4.4 Square Wave Output The RTC can output a 50% duty cycle square wave signal derived from the 32kHz oscillator on a selected device pin. See *Table 16-3* for the device pins, frequency options, and control fields specific to this device. Frequencies noted as compensated are used during the RTC frequency calibration procedure because they incorporate the frequency adjustments provided by the digital trim function. Table 16-3: MAX32655 RTC Square Wave Output Configuration | Function | Option | Control Field | | | | | |---------------------|---------------------|------------------------------------------------|--|--|--|--| | Output Pin | P3.1: SQWOUT | MCR_OUTEN.sqwout_en = 1 | | | | | | | 1Hz (Compensated) | RTC_CTRL.sqw_sel = 0 | | | | | | Eraquancy Salaction | 512Hz (Compensated) | RTC_CTRL.sqw_sel = 1 | | | | | | Frequency Selection | 4kHz | RTC_CTRL.sqw_sel = 2 | | | | | | | 32kHz | RTC_OSCCTRL.32k_out = 1 | | | | | | | 1Hz (Compensated) | RTC_CTRL.sqw_en = 1 RTC_OSCCTRL.32k_out = 0 | | | | | | Enable Frequency | 512Hz (Compensated) | RTC_CTRL.sqw_en = 1<br>RTC_OSCCTRL.32k_out = 0 | | | | | | Output | 4kHz | RTC_CTRL.sqw_en = 1<br>RTC_OSCCTRL.32k_out = 0 | | | | | | | 32kHz | RTC_OSCCTRL.32k_out = 1 | | | | | Use the following software procedure to generate and output the square wave: - 1. Select the desired frequency to output: - a. Set the field RTC\_CTRL.sqw\_sel to 0 for a 1Hz compensated output frequency, or - b. Set the field RTC\_CTRL.sqw\_sel to 1 for a 512Hz compensated output frequency, or - c. Set the field RTC\_CTRL.sqw\_sel to 2 for a 4kHz output frequency, or - d. Set the field RTC\_OSCCTRL.32k\_out to 1 for the 32kHz frequency output - 2. Enable the system level output pin by setting the Output Pin as shown in *Table 16-3*. - 3. If the selected frequency is 1Hz, 512Hz, or 4kHz, set the RTC\_CTRL.sqw\_en field to 1 to output the selected output frequency. ### 16.5 RTC Calibration A digital trim facility provides the ability to compensate for RTC inaccuracies of up to $\pm$ 127ppm when compared against an external reference clock. The trimming function utilizes an independent dedicated timer that increments the sub-second register based on a user-supplied, twos compliment value in the RTC\_TRIM register as shown in Figure 16-3. Maxim Integrated Page 263 of 347 Figure 16-3: Internal Implementation of 4kHz Digital Trim Complete the following steps to perform an RTC calibration: - 1. The software must configure and enable one of the compensated calibration frequencies as described in section Square Wave Output. - 2. Measure the frequency on the square wave output pin and compute the deviation from an accurate reference clock. - 3. Clear the RTC\_CTRL.rdy field to 0. - 4. Wait for the RTC\_CTRL.rdy to be set to 1 by the hardware: - a. Set the RTC\_CTRL.rdy\_ie to 1 to generate an interrupt when the RTC\_CTRL.rdy field is set to 1, or Maxim Integrated Page 264 of 347 - b. Poll the RTC\_CTRL.rdy field until it reads 1. - 5. Poll the RTC\_CTRL.busy field until it reads 0 to allow any active operations to complete. - 6. Set the RTC\_CTRL.wr\_en field to 1 to allow access to the RTC\_TRIM.trim field. - 7. Write a trim value to the RTC\_TRIM.trim field to correct for measured inaccuracy. - 8. Poll the RTC\_CTRL.busy field until it reads 0 - 9. Clear the RTC\_CTRL.wr\_en field to 0. - 10. Repeat the process as needed until the desired accuracy is achieved. # 16.6 Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise all fields are reset on a system reset, soft reset, POR, and the peripheral-specific reset. Table 16-4: RTC Register Summary | Offset | Register | Description | |----------|-------------|--------------------------------------------| | [0x0000] | RTC_SEC | RTC Seconds Counter Register | | [0x0004] | RTC_SSEC | RTC Sub-Second Counter Register | | [0x0008] | RTC_TODA | RTC Time-of-Day Alarm Register | | [0x000C] | RTC_SSECA | RTC Sub-Second Alarm Register | | [0x0010] | RTC_CTRL | RTC Control Register | | [0x0014] | RTC_TRIM | RTC 32KHz Oscillator Digital Trim Register | | [0x0018] | RTC_OSCCTRL | RTC 32KHz Oscillator Control Register | ### 16.6.1 Register Details Table 16-5: RTC Seconds Counter Register | RTC Seconds Counter | | | | RTC_SEC | [0x0000] | |---------------------|-------|--------|-------|-------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | sec | R/W | 0 | Seconds Counter This register is a binary count of seconds. | | #### Table 16-6: RTC Sub-Second Counter Register (12-bit) | RTC Sub- | RTC Sub-Seconds Counter | | | RTC_SSEC | [0x0004] | |----------|-------------------------|--------|-------|-----------------------------------------------------------------------------|--------------------| | Bits | Field | Access | Reset | Description | | | 31:12 | - | RO | 0 | Reserved | | | 11:0 | ssec | R/W | 0 | Sub-Seconds Counter (12-bit) RTC_SEC increments when this field rolls from | n 0x0FFF to 0x0000 | Table 16-7: RTC Time-of-Day Alarm Register | RTC Time-of-Day Alarm | | | | RTC_TODA | [8000x0] | |-----------------------|-----------|--------|-------|------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:20 | - | RO | 0 | Reserved | | | 19:0 | tod_alarm | R/W | 0 | Time-of-Day Alarm Sets the time-of-day alarm from 1 second up RTC_SEC[19:0], an RTC system interrupt is ge | • | Maxim Integrated Page 265 of 347 Table 16-8: RTC Sub-Second Alarm Register | RTC Sub-Second Alarm | | | | | RTC_SSECA [0x000C] | | | |----------------------|------------|--------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Res | set | Description | | | | 31:0 | ssec_alarm | R/W | 0 | | Sub-second Alarm (4KHz) Sets the starting and reload value of the inter internal counter increments and generates ar from 0xFFFF FFFF to 0x0000 0000. | | | # Table 16-9: RTC Control Register | RTC Conf | trol Register | | | RTC_CTRL [0x0010] | | | | | | |----------|---------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--| | Bits | Field | Access | Reset | Description | | | | | | | 31:16 | - | RO | 0 | Reserved | | | | | | | 15 | wr_en | R/W | 0* | Write Enable This field controls access to the RTC_TRIM register, the RTC enable (RTC_CTRL.en) fields. 1: Writes to the RTC_TRIM register and the RTC_CTRL.en field are allowed. 0: Writes to the RTC_TRIM register and the RTC_CTRL.en field are ignored. | | | | | | | | | | | *Note: Reset on System Reset, Soft Reset, and | d GCR_RSTO.rtc assertion. | | | | | | 14 | rd_en | R/W | 0 | Asynchronous Counter Read Enable Set this field to 1 to allow direct read access of the RTC_SEC and RTC_SSEC registers without waiting for RTC_CTRL.rdy. Multiple consecutive reads of RTC_SEC and RTC_SSEC must be executed until two consecutive reads are identical to ensure data accuracy. 0: RTC_SEC and RTC_SSEC registers are synchronized and should only be accessed while RTC_CTRL.rdy= 1. 1: RTC_SEC and RTC_SSEC registers are asynchronous and requires software | | | | | | | | | | | interaction to ensure data accuracy. | | | | | | | 13:11 | - | RO | 0 | Reserved | | | | | | | 10:9 | sqw_sel | R/W | 0* | Frequency Output Select Selects the RTC-derived frequency to output on the square wave output pin. See Table 16-3 for configuration details. 0: 1Hz (Compensated) 1: 512Hz (Compensated) | | | | | | | | | | | 2: 4kHz | | | | | | | | | | | *Note: Reset on POR only. | | | | | | | 8 | sqw_en | R/W | 0* | Square Wave Output Enable Enables the square wave output. See <i>Table 16-3</i> for configuration details. 0: Disabled. 1: Enabled. *Note: Reset on POR only. | | | | | | | 7 | ssec_alarm | R/W | 0* | Sub-second Alarm Interrupt Flag This interrupt flag is set when a sub-second alarm condition occurs. This flag is a wakeup source for the device. 0: No sub-second alarm pending. 1: Sub-second interrupt pending. *Note: Reset on POR only. | | | | | | Maxim Integrated Page 266 of 347 | RTC Con | trol Register | | | RTC_CTRL | [0x0010] | | | | | |---------|---------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--| | Bits | Field | Access | Reset | Description | | | | | | | 6 | tod_alarm | R/W | 0* | Time-of-Day Alarm Interrupt Flag This interrupt flag is set by the hardware wh | en a time-of-day alarm occurs. | | | | | | | | | | 0: No time-of-day alarm interrupt pending 1: Time-of-day interrupt pending. | | | | | | | | | | | *Note: Reset on POR only. | | | | | | | 5 | rdy_ie | R/W | 0* | RTC Ready Interrupt Enable 0: Disabled. 1: Enabled. *Note: Reset on system reset, soft reset, and GCR_RSTO.rtc assertion. | | | | | | | 4 | rdy | R/W0 | 0* | RTC Ready This bit is set to 1 for 120µs by the hardware once a hardware update of the RTC_SEC and RTC_SSEC registers has occurred. The software should read RTC_SEC and RTC_SSEC while this hardware bit is set to 1. The software can clear this bit at any time. An RTC interrupt is generated if RTC_CTRL.rdy_ie = 1. 0: Software reads of RTC_SEC and RTC_SSEC are invalid. 1: Software reads of RTC_SEC and RTC_SSEC are valid. | | | | | | | | | | | *Note: Reset on System Reset, Soft Reset, and GCR_RSTO.rtc assertion. | | | | | | | 3 | busy | RO | 0* | This field is set to 1 by the hardware while a software writes to the following registers: • RTC_SEC • RTC_SSEC • RTC_TRIM The following fields cannot be written we RTC_CTRL.en • RTC_CTRL.tod_alarm_ie • RTC_CTRL.ssec_alarm_ie • RTC_CTRL.tod_alarm • RTC_CTRL.tod_alarm • RTC_CTRL.tod_alarm • RTC_CTRL.tod_alarm • RTC_CTRL.ssec_alarm • RTC_CTRL.syw_en • RTC_CTRL.ft • RTC_CTRL.ft • RTC_CTRL.rd_en This field is automatically cleared by the hard Software should poll this field until it reads to or RTC_TRIM register, prior to making any of 0: RTC not busy 1: RTC busy | when this field is set to 1: dware when the update is complete. after changing the RTC_SEC, RTC_SSEC, | | | | | | 2 | ssec_alarm_ie | R/W | 0* | *Note: Reset on POR only. Sub-Second Alarm Interrupt Enable Check the RTC_CTRL.busy flag after writing to this field to determine when the RTC synchronization is complete. 0: Disable. 1: Enable. *Note: Reset on POR only. | | | | | | Maxim Integrated Page 267 of 347 | RTC Conf | trol Register | | | RTC_CTRL [0x0010] | | |----------|---------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 1 | tod_alarm_ie | R/W | 0* | Time-of-Day Alarm Interrupt Enable Check the RTC_CTRL.busy flag after writing to synchronization is complete. | o this field to determine when the RTC | | | | | | 0: Disable.<br>1: Enable.<br>*Note: Reset on POR only. | | | 0 | en | R/W | 0* | Real-Time Clock Enable The RTC write enable (RTC_CTRL.wr_en) bit n (RTC_CTRL.busy) must read 0 before writing the RTC_CTRL.busy flag for 0 to determine with 0: Disabled. 1: Enabled. *Note: Reset on POR only. | to this field. After writing to this bit, check | # Table 16-10: RTC 32KHz Oscillator Digital Trim Register | RTC 32KH | RTC 32KHz Oscillator Digital Trim | | | | RTC_TRIM | [0x0014] | |----------|-----------------------------------|--------|----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Bits | Field | Access | Re | set | Description | | | 31:8 | vrtc_tmr | R/W | 0 | * | VRTC Time Counter The hardware increments this field every 32 so *Note: Reset on POR only. | econds while the RTC is enabled. | | 7:0 | trim | R/W | 0 | * | RTC Trim This field specifies the 2s complement value of the trim resolution. Each increment decrement of the field adds or subtracts 1ppm at each 4kHz clock value with a maximum correction of ± 127ppm. *Note: Reset on POR only. | | ## Table 16-11: RTC 32KHz Oscillator Control Register | RTC Oscil | lator Control | | | RTC_OSCCTRL [0x0018] | | | |-----------|---------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | Bits | Field | Access | Reset | Description | | | | 31:6 | - | R/W | 0 | Reserved | | | | 5 | sqw_32k | R/W | 0 | RTC Square Wave Output 0: Disabled. 1: Enables the 32kHz oscillator output or the square wave output pin. See <i>Table 16-3</i> f *Note: Reset on POR only. | • | | | 4 | bypass | R/W | 0 | RTC Crystal Bypass This field disables the RTC oscillator and allows an external clock source to drive t 32KIN pin. 0: Disable bypass. RTC time base is external 32kHz crystal. 1: Enable bypass. RTC time base is external square wave driven on 32KIN. *Note: Reset on POR only. | | | | 3:0 | - | DNM | 9 | Reserved Do Not Modify | | | Maxim Integrated Page 268 of 347 # 17. Timers (TMR/LPTMR) Multiple 32-bit and dual 16-bit reloadable timers are provided. #### The features include: - Operation as a single 32-bit counter or single/dual 16-bit counter(s). - Programmable clock prescaler with values from 1 to 4096. - Non-overlapping Pulse Width Modulated (PWM) output generation with configurable off-time. - Capture, compare, and capture/compare capability. - Timer input and output signals available, mapped as alternate functions. - Configurable input pin for event triggering, clock gating, or capture signal. - Timer output pin for event output and PWM signal generation. - Multiple clock source options. Instances denoted as LPTMR, shown in *Table 17-1*, are configurable to operate in any of the low-power modes and wake the device from the low-power modes to *ACTIVE*. Each timer supports multiple operating modes:s - One-shot: the timer counts up to terminal value then halts. - Continuous: the timer counts up to terminal value then repeats. - Counter: the timer counts input edges received on the timer input pin. - PWM / PWM differential. - Capture: the timer captures a snapshot of the current timer count when the timer's input edge transitions. - Compare: the timer pin toggles when the timer's count exceeds the terminal count. - Gated: the timer increments only when the timer's input pin is asserted. - Capture/Compare: the timer counts when the timer input pin is asserted; the timer captures the timer's count when the input pin is deasserted. Maxim Integrated Page 269 of 347 ### 17.1 Instances Instances of the peripheral are listed in *Table 17-1*. Both the TMR and LPTMR are functionally similar, so for convenience all timers are referenced as TMR. The LPTMR instances can function while the device is in certain low-power modes. Refer to the device data sheet for frequency limitations for external clock sources, if available. Refer to the data sheet for I/O signal configurations and alternate functions for each timer instance. Table 17-1: MAX32655 TMR/LPTMR Instances | Instance | Register Access<br>Name | Cascade<br>32-Bit Mode | 16-Bit<br>Mode | Operating Modes | CLK0 | CLK1 | CLK2 | СГКЗ | |----------|-------------------------|------------------------|----------------|------------------------|------|------------------|-------|--------------------------| | TMR0 | TMR0 | | | | | | | | | TMR1 | TMR1 | Van | Dural | ACTIVE | DCLK | ISO | IDDO | EDTCO | | TMR2 | TMR2 | Yes | Dual | SLEEP<br>LPM | PCLK | ISO | IBRO | ERTCO | | TMR3 | TMR3 | | | | | | | | | LPTMR0 | TMR4 | No | Single | ACTIVE<br>SLEEP<br>LPM | IBRO | ERTCO | INRO | LPTMRO_CLK<br>P2.6 (AF1) | | | | | | UPM | N/A | N/A | ERTCO | INRO | | LPTMR1 | TMR5 | No | Single | ACTIVE<br>SLEEP<br>LPM | IBRO | <u>IBRO</u><br>8 | INRO | LPTMR1_CLK<br>P2.7 (AF1) | | | | | | UPM | N/A | N/A | ERTCO | INRO | Table 17-2: MAX32655 TMR/LPTMR Instances Capture Events | | • | • | | | |----------|-----------------|------------------|------------------|-----------------| | Instance | Capture Event 0 | Capture Event 1 | Capture Event 2 | Capture Event 3 | | TMR0 | Timer Input Pin | TMR0A_IOA | TMR0B_IOA | Software Event | | TMR1 | Timer Input Pin | TMR1A_IOA | TMR1B_IOA | Software Event | | TMR2 | - | - | - | - | | TMR3 | - | - | - | - | | LPTMR0 | LPTMR0B_IOA | LPCMP0 Interrupt | LPCMP1 Interrupt | - | | LPTMR1 | LPTMR1B_IOA | LPCMP0 Interrupt | LPCMP1 Interrupt | - | ## 17.2 Basic Timer Operation The timer modes operate by incrementing the *TMRn\_CNT.count* register, driven by either the timer clock, an external stimulus on the timer pin, or a combination of both. The *TMRn\_CNT.count* register is always readable, even while the timer is enabled and counting. Each timer mode has a user-configurable timer period, which terminates on the timer clock cycle following the end of the timer period condition. Each timer mode has a different response at the end of a timer period, which can include changing the state of the timer pin, capturing a timer value, reloading *TMRn\_CNT.count* with a new starting value, or disabling the counter. The end of a timer period always sets the corresponding interrupt bit and can generate an interrupt, if enabled. In most modes, the timer peripheral automatically sets *TMRn\_CNT.count* to 0x0000 0001 at the end of a timer period, but *TMRn\_CNT.count* is set to 0x0000 0000 following a system reset. This means the first timer period following a system reset is one timer clock longer than subsequent timer periods if *TMRn\_CNT.count* is not initialized to 0x0000 0001 during the timer configuration step. Maxim Integrated Page 270 of 347 # 17.3 32-Bit Single / 32-Bit Cascade / Dual 16-Bit Most instances contain two 16-bit timers, which may support combinations of single or cascaded 32-bit modes, and single or dual 16-bit modes as shown in *Table 17-1*. In most cases, the two 16-bit timers have the same functionality. The terminology TimerA and TimerB are used to differentiate the organization of the 32-bit registers shown in *Table 17-3*. Most of the other registers have the same fields duplicated in the upper and lower 16-bits and are differentiated with the \_a and \_b suffixes. In the 32-bit modes, the fields and controls associated with TimerA are used to control the 32-bit timer functionality. In single 16-bit timer mode, the TimerA fields are used to control the single 16-bit timer and the TimerB fields are ignored. In dual 16-bit timer modes, both TimerA and TimerB fields are used to control the dual timers; TimerB fields control the upper 16-bit timer and TimerA fields control the lower 16-bit timer. In dual-16 bit timer modes, TimerB can be used as a single 16-bit timer. Table 17-3: TimerA/TimerB 32-Bit Field Allocations | Register | Cascade 32-Bit Mode | Dual 16-Bit Mode | | Single 16-Bit Mode | |---------------|------------------------|------------------------|-------------------------|------------------------| | Timer Counter | TimerA Count = | TimerA Compare = | TimerB Count = | TimerA Compare = | | | TMRn_CNT.count[31:0] | TMRn_CNT.count[15:0] | TMRn_CNT.count[31:16] | TMRn_CNT.count[15:0] | | Timer Compare | TimerA Compare = | TimerA Compare = | TimerB Compare = | TimerA Compare = | | | TMRn_CMP.compare[31:0] | TMRn_CMP.compare[15:0] | TMRn_CMP.compare[31:16] | TMRn_CMP.compare[15:0] | | Timer PWM | TimerA Count = | TimerA Count = | TimerB Count = | TimerA Count = | | | TMRn_PWM.pwm[31:0] | TMRn_PWM.pwm[15:0] | TMRn_PWM.pwm[31:16] | TMRn_PWM.pwm[15:0] | #### 17.4 Timer Clock Sources Clocking of timer functions is driven by the timer clock frequency, $f_{CNT\_CLK}$ , which is a function of the selected clock source shown in *Table 17-1*. Most modes support multiple clock sources and prescaler values, which can be chosen independently for TimerA and TimerB when the peripheral is operating in dual 16-bit mode. The prescaler can be set from 1 to 4096 using the *TMRn\_CNT.pres* field. Equation 17-1: Timer Peripheral Clock Equation $$f_{CNT\_CLK} = \frac{f_{CLK\_SOURCE}}{prescaler}$$ The software configures and controls the timer's by reading and writing to the timer registers. External events on timer pins are asynchronous events to the timer's clock frequency. The external events are latched on the next rising edge of the timer's clock. Since it is not possible to externally synchronize to the timer's internal clock, input events may require up to 50% of the timer's internal clock cycle before the hardware recognizes the event. The software must configure the timer's clock source by performing the following steps: - 1. Disable the timer peripheral. - a. Clear TMRn\_CTRLO.en to 0 to disable the timer: - b. Read the TMRn\_CTRL1.clken field until it returns 0 confirming the timer peripheral is disabled. - 2. Set TMRn CTRL1.clksel to the new desired clock source. - 3. Configure the timer for the desired operating mode. See Operating Modes for details on mode configuration. - 4. Enable the timer clock source: - a. Set the TMRn\_CTRLO.clken field to 1 to enable the timer's clock source. - b. Read the TMRn\_CTRL1.clkrdy field until it returns 1 confirming the timer clock source is enabled. Maxim Integrated Page 271 of 347 #### 5. Enable the timer: - a. Set TMRn\_CTRLO.en to 1 to enable the timer. - b. Read the TMRn\_CNT.clken field until it returns 1 to confirm the timer is enabled. The timer peripheral should be disabled while changing any of the registers in the peripheral. # 17.5 Timer Pin Functionality Each timer instance may have an input signal and/or output signal depending on the operating mode. Not all instances of the peripheral are available in all packages. The number of input and output signals per peripheral instance may vary as well. Refer to the device data sheet for I/O signal configurations and alternate functions for each Timer instance. The physical pin location of the timer input and/or output signals may vary between packages. The timer functionality, however, is always expressed on the same GPIO pin in the same alternate function mode. The timer pin functionality is mapped as an alternate function that is shared with a GPIO. When the timer pin alternate function is enabled, the timer pin has the same electrical characteristics, such as pullup/pulldown strength, drive strength, etc., as the GPIO mode settings for that pin. The pin characteristics must be configured before enabling the timer. When configured as an output, the corresponding bit in the GPIO\_OUT register should be configured to match the inactive state of the timer pin for that mode. Consult the GPIO section for details on how to configure the electrical characteristics for the pin. The TimerA output controls for modes 0, 1, 3, and 5 output signals are shown in *Figure 17-1*. The TimerA input controls for modes 2, 4, 6, 7, 8, and 14 input signals are shown in *Figure 17-2*. Maxim Integrated Page 272 of 347 Figure 17-1: MAX32655 TimerA Output Functionality, Modes 0/1/3/5 Maxim Integrated Page 273 of 347 Figure 17-2: MAX32655 TimerA Input Functionality, Modes 2/4/6/7/8/14 # 17.6 Wakeup Events In low-power modes, the system clock may be turned off to conserve power. LPTMR instances can continue to run from the clock sources shown in *Table 17-1*. In this case, a wakeup event can be configured to wake up the clock control logic and reenable the system clock. Programming sequence example: - 1. Disable the timer peripheral and set the timer clock source as described in *Timer Clock Sources*. - 2. Configure the timer operating mode as described in the section *Operating Modes*. - 3. Enable the timer by setting TMRn CTRLO.en to 1. - 4. Poll TMRn\_CTRL1.clkrdy until it reads 1. - 5. Set the *TMRn\_CTRL1.we* field to 1 to enable wakeup events for the timer. - 6. If desired, enable the timer interrupt and provide a TMRn\_IRQHandler for the timer. - 6. Enter a low-power mode as described in the device *Operating Modes* section. - 8. When the device wakes up from the low-power mode, check the *TMRn\_WKFL* register to determine if the timer is the result of the wakeup event. Table 17-4: MAX32655 Wakeup Events | Condition | Peripheral<br>Wakeup Flag<br>TMRn_INTFL | Peripheral<br>Wakeup Enable | Low-Power Peripheral<br>Wakeup Flag | Low-Power Peripheral<br>Wakeup Enable | Power Management<br>Wakeup Enable | |----------------------|-----------------------------------------|-----------------------------|-------------------------------------|---------------------------------------|-----------------------------------| | Any event for LPTMR0 | irq_a | N/A | PWRSEQ_LPPWST<br>.lptmr0 | PWRSEQ_LPPWEN<br>.lptmr0 | N/A | | Any event for LPTMR1 | irq_a | N/A | PWRSEQ_LPPWST<br>.lptmr1 | PWRSEQ_LPPWEN .lptmr1 | N/A | Maxim Integrated Page 274 of 347 # 17.7 Operating Modes Multiple operating modes are supported. The availability of some operating modes is dependent on the device and package-specific implementation of the external input and output signals. Refer to the device data sheet for I/O signal configurations and alternate functions for each Timer instance. Figure 17-3: Timer I/O Signal Naming Conventions In *Table 17-5*, *Table 17-6*, and *Table 17-7*, the timer's signal name is generically shown where *n* is the timer number (0, 1, 2, 3, etc.) and *y* is the port mapping alternate function. See *Figure 17-3* for details of the timer's naming convention for I/O signals. Table 17-5: MAX32655 Operating Mode Signals for Timer 0 and Timer 1 | Timer Mode | TMR0/TMR1 TMRn_CTRL1.outen = 0 TMRn_CTRL1.outben = 0 | I/O Signal Name † | Pin<br>Required | |--------------------------|--------------------------------------------------------|---------------------|-----------------| | | TimerA Output Signal | TMRny_IOA | Optional | | One Shot Made (O) | TimerA Complementary Output Signal | TMRny_IOAN | Optional | | One-Shot Mode (0) | TimerB Output Signal | TMRny_IOB | Optional | | | TimerB Complementary Output Signal | TMR <i>ny</i> _IOBN | Optional | | | TimerA Output Signal | TMRny_IOA | Optional | | Continuo no Agodo (g) | TimerA Complementary Output Signal | TMR <i>ny</i> _IOAN | Optional | | Continuous Mode (1) | TimerB Output Signal | TMR <i>ny</i> _IOB | Optional | | | TimerB Complementary Output Signal | TMR <i>ny</i> _IOBN | Optional | | 6 ( ) ( ) ( ) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Counter Mode (2) | TimerB Input Signal | TMR <i>ny</i> _IOB | Yes | | Contura Mada (4) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Capture Mode (4) | TimerB Input Signal | TMRny_IOB | Yes | | | TimerA Output Signal | TMRny_IOA | Optional | | 0 11 (5) | TimerA Complementary Output Signal | TMR <i>ny</i> _IOAN | Optional | | Compare Mode (5) | TimerB Output Signal | TMRny_IOB | Optional | | | TimerB Complementary Output Signal | TMR <i>ny</i> _IOBN | Optional | | Catad 84 a da (C) | TimerA Input Signal | TMRny_IOA | Yes | | Gated Mode (6) | TimerB Input Signal | TMRny_IOB | Yes | | | TimerA Input Signal | TMRny_IOA | Yes | | Capture/Compare Mode (7) | TimerB Input Signal | TMRny_IOB | Yes | Maxim Integrated Page 275 of 347 | Timer Mode | TMR0/TMR1 TMRn_CTRL1.outen = 0 TMRn_CTRL1.outben = 0 | I/O Signal Name <sup>†</sup> | Pin<br>Required | |----------------------------|--------------------------------------------------------|------------------------------|-----------------| | Dual Edge Capture Mode (8) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Dual Euge Capture Mode (8) | TimerB Input Signal | TMR <i>ny</i> _IOB | Yes | | Reserved (9 - 13) | - | - | - | | Ingetive Cated Made (14) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Inactive Gated Mode (14) | TimerB Input Signal | TMR <i>ny</i> _IOB | Yes | | Reserved (15) | - | - | = | <sup>&</sup>lt;sup>†</sup> See Figure 17-3 for details on the timer I/O signal naming convention and the device data sheet for the alternate functions. Table 17-6: MAX32655 Operating Mode Signals for Timer 2 and Timer 3 | Timer Mode | TMR2/TMR3 TMRn_CTRL1.outen_a = 0 TMRn_CTRL1.outben_a = 0 | I/O Signal Name † | Required? | |---------------------------------|------------------------------------------------------------|--------------------|-----------| | One-Shot Mode (0) | TimerA Output Signal | TMR <i>ny</i> _IOA | Optional | | One-shot wode (b) | TimerB Output Signal | TMR <i>ny</i> _IOB | Optional | | Continuous Made (1) | TimerA Output Signal | TMR <i>ny</i> _IOA | Optional | | Continuous Mode (1) | TimerB Output Signal | TMRny_IOB | Optional | | Country Made (2) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Counter Mode (2) | TimerB Input Signal | TMR <i>ny</i> _IOB | Yes | | Continue Ada da (d) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Capture Mode (4) | TimerB Input Signal | TMRny_IOB | Yes | | 0 14 (5) | TimerA Output Signal | TMRny_IOA | Optional | | Compare Mode (5) | TimerB Output Signal | TMR <i>ny</i> _IOB | Optional | | Catadagada (C) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Gated Mode (6) | TimerB Input Signal | TMRny_IOB | Yes | | Continue (Consume Adada (7) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Capture/Compare Mode (7) | TimerB Input Signal | TMRny_IOB | Yes | | Dural Educ Continue Manda (0) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Dual Edge Capture Mode (8) | TimerB Input Signal | TMR <i>ny</i> _IOB | Yes | | Reserved (0 - 13) | - | - | - | | In particus Control Manda (4.4) | TimerA Input Signal | TMR <i>ny</i> _IOA | Yes | | Inactive Gated Mode (14) | TimerB Input Signal | TMRny_IOB | Yes | | Reserved (15) | - | - | - | <sup>&</sup>lt;sup>†</sup> See Figure 17-3 for details on the timer I/O signal naming convention and the device data sheet for the alternate functions. Table 17-7: MAX32655 Operating Mode Signals for Low-Power Timer 0 and Low-Power Timer 1 | Timer mode | TMR4/TMR5 TMRn_CTRL1.outen = 0 TMRn_CTRL1.outben = 0 | I/O Signal Name † | Required? | |---------------------|--------------------------------------------------------|----------------------|-----------| | One-Shot Mode (0) | TimerA Output Signal | LPTMR <i>ny</i> _IOB | Optional | | Continuous Mode (1) | TimerA Output Signal | LPTMR <i>ny_</i> IOB | Optional | | Counter Mode (2) | TimerA Input Signal | LPTMR <i>ny_</i> IOB | Yes | | Capture Mode (4) | TimerA Input Signal | LPTMR <i>ny</i> _IOB | Yes | Maxim Integrated Page 276 of 347 | Timer mode | TMR4/TMR5 TMRn_CTRL1.outen = 0 TMRn_CTRL1.outben = 0 | I/O Signal Name† | Required? | |----------------------------|--------------------------------------------------------|----------------------|-----------| | Compare Mode (5) | TimerA Output Signal | LPTMR <i>ny</i> _IOB | Optional | | Gated Mode (6) | TimerA Input Signal | LPTMR <i>ny</i> _IOB | Yes | | Capture/Compare Mode (7) | TimerA Input Signal | LPTMR <i>ny</i> _IOB | Yes | | Dual Edge Capture Mode (8) | TimerA Input Signal | LPTMR <i>ny</i> _IOB | Yes | | Reserved (9 - 13) | - | - | - | | Inactive Gated Mode (14) | TimerA Input Signal | LPTMR <i>ny</i> _IOB | Yes | | Reserved (15) | - | - | - | <sup>&</sup>lt;sup>†</sup> See Figure 17-3 for details on the timer I/O signal naming convention and the device data sheet for the alternate functions. ## 17.7.1 One-Shot Mode (0) In one-shot mode, the timer peripheral increments the timer's *TMRn\_CNT.count* field until it reaches the timer's *TMRn\_CNP.compare* field and the timer is then disabled. If the timer's output is enabled, the output signal is driven active for one timer clock cycle. One-shot mode provides exactly one timer period and is automatically disabled. The timer period ends on the timer clock following *TMRn\_CNT.count* = *TMRn\_CMP.compare*. The timer peripheral hardware automatically performs the following actions at the end of the timer period: - The TMRn\_CNT.count field is set to 0x0000 0001. - The timer is disabled (*TMRn\_CTRL0.en* = 0). - The timer output, if enabled, is driven to its active state for one timer clock period. - The *TMRn\_INTFL.irq* field is set to 1 to indicate a timer interrupt event occurred. The timer period is calculated using *Equation 17-2*. Equation 17-2: One-shot Mode Timer Period $$One-shot \ mode \ timer \ period \ in \ seconds = \frac{TMRn\_CMP - TMRn\_CNT_{INITIAL\_VALUE} + 1}{f_{CNT\_CLK}(Hz)}$$ Maxim Integrated Page 277 of 347 This examples uses the following configuration in addition to the settings shown above: TMRn\_CTRL1.cascade = 1 (32-bit Cascade Timer) $TMRn\_CTRL0.mode\_a = 0$ (On e-shot) #### Configure the timer for one-shot mode by performing the following steps: - 1. Disable the timer peripheral and set the timer clock source as described in *Timer Clock Sources*. - 2. Set the TMRn CTRLO.mode field to 0 to select one-shot mode. - 3. Set the TMRn\_CTRLO.pres field to set the prescaler for the required timer frequency. - 4. If using the timer output function: - a. Set TMRn\_CTRLO.pol to match the desired inactive state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer output pin. - 5. Or, if using the inverted timer output function: - a. Set TMRn\_CTRLO.pol to match the desired inactive state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the inverted timer output pin. Maxim Integrated Page 278 of 347 <sup>†</sup> TMRn\_CNT.count defaults to 0x00000000 on a timer reset. TMRn\_CNT.count reloads to 0x00000001 for all following timer periods. - 6. If using the timer interrupt, enable corresponding field in the TMRn\_CTRL1 register. - 7. Write the compare value to the TMRn\_CMP.compare field. - 8. If desired, write an initial value to TMRn\_CNT.count field. - a. The initial value only effects the first period; subsequent timer periods always reset the *TMRn\_CNT.count* field to 0x0000 0001. - 9. Enable the timer peripheral as described in *Timer Clock Sources*. ## 17.7.2 Continuous Mode (1) In continuous mode, the *TMRn\_CNT.count* field increments until it matches the *TMRn\_CMP.compare* field; the *TMRn\_CNT.count* field is then set to 0x0000 0001 and the count continues to increment. Optionally, the software can configure continuous mode to toggle the timer output pin at the end of each timer period. A continuous mode timer period ends when the timer count field reaches the timer compare field (*TMRn\_CNT.count = TMRn\_CMP.compare*). The timer peripheral hardware automatically performs the following actions on the timer clock cycle after the period ends: - The TMRn\_CNT.count field is set to 0x0000 0001, - if the timer output signal is toggled, - the corresponding TMRn\_INTFL.irq field is set to 1 to indicate a timer interrupt event occurred. The continuous mode timer period is calculated using *Equation 17-3*. Equation 17-3: Continuous Mode Timer Period $$Continuous\ mode\ timer\ period\ (s) = \frac{TMRn\_CMP - TMRn\_CNT_{INITIAL\_VALUE} + 1}{f_{CNT\ CLK}\ (Hz)}$$ Maxim Integrated Page 279 of 347 Figure 17-5: Continuous Mode Diagram This examples uses the following configuration in addition to the settings shown above: TMRn\_CTRL1.cascade = 1 (32-bit Cascade Timer) TMRn CTRL0.mode a = 1 (Continuous) ## Configure the timer for continuous mode by performing the following steps: - 1. Disable the timer peripheral and set the timer clock as described in *Timer Clock Sources*. - 2. Set the TMRn\_CTRLO.mode field to 1 to select continuous mode. - 3. Set the TMRn\_CTRLO.pres field to set the prescaler that determines the timer frequency. - 4. If using the timer output function: - a. Set TMRn\_CTRLO.pol to match the desired (inactive) state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer output pin. - 5. Of, if using the inverted timer output function: - a. Set TMRn\_CTRLO.pol to match the desired (inactive) state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the inverted timer output pin. Maxim Integrated Page 280 of 347 <sup>†</sup> TMRn\_CNT.count defaults to 0x00000000 on a timer reset. TMRn\_CNT.count reloads to 0x00000001 for all following timer periods. - 6. If using the timer interrupt, enable the corresponding field in the *TMRn\_CTRL1* register. - 7. Write the compare value to the *TMRn\_CMP.compare* field. - 8. If desired, write an initial value to the *TMRn CNT*.count field. - a. The initial value only effects the first period; subsequent timer periods always reset the *TMRn\_CNT.count* field to 0x0000 0001. - 9. Enable the timer peripheral as described in *Timer Clock Sources*. ### 17.7.3 Counter Mode (2) In counter mode, the timer peripheral increments the $TMRn\_CNT.count$ each time a transition occurs on the timer input signal. The transition must be greater than $4 \times PCLK$ for a count to occur. When the $TMRn\_CNT.count$ reaches the $TMRn\_CMP.compare$ field, the hardware automatically sets the interrupt bit to 1 ( $TMRn\_INTFL.irq$ ), sets the $TMRn\_CNT.count$ field to 0x0000 0001, and continues incrementing. The timer can be configured to increment on either the rising edge or falling edge of the timer's input signal, but not both. Use the $TMRn\_CTRL0.pol\_$ field to select which edge is used for the timer's input signal count. The timer prescaler setting has no effect in this mode. The frequency of the timer's input signal ( $f_{CTR\_CLK}$ ) must not exceed 25 percent of the PCLK frequency as shown Equation 17-4. Note: If the input signal's frequency is equal to $f_{PCLK}$ , it is possible the transition can be missed by the timer hardware due to PCLK being an asynchronous internal clock. A minimum of 4 PCLK cycles is required for a count to occur. To guarantee a count occurs, the timer input signal should be greater than 4 PCKL cycles. Equation 17-4: Counter Mode Maximum Clock Frequency $$f_{CTR\_CLK} \leq \frac{f_{PCLK} \; (Hz)}{4}$$ The timer period ends on the rising edge of PCLK following TMRn CNT.count = TMRn CMP.compare. The timer peripheral's hardware automatically performs the following actions at the end of the timer period: - The TMRn\_CNT.count field is set to 0x0000 0001, - the timer output signal is toggled if the timer output pin is enabled, - the TMRn\_INTFL.irq field to 1 indicating a timer interrupt event occurred, - the timer remains enabled and continues incrementing. Note: The software must clear the interrupt flag by writing 1 to the TMRn\_INTFL.irq field. If the timer period ends and the interrupt flag is already set to 1, a second interrupt does not occur. In counter mode, the number of timer input transitions that occurred during a period is equal to the *TMRn\_CMP.compare* field's setting. Use *Equation 17-5* to determine the number of transitions that occurred prior to the end of the timer's period. Note: Equation 17-5 is only valid during an active timer count prior to the end of the timer's period. Equation 17-5: Counter Mode Timer Input Transitions Counter mode timer input transitions = $TMR\_CNT_{CURRENT\_VALUE}$ Maxim Integrated Page 281 of 347 Figure 17-6: Counter Mode Diagram This examples uses the following configuration in addition to the settings shown above: TMRn\_CTRL1.cascade = 1 (32-bit Cascade Timer) TMRn\_CTRL0.mode\_a = 2 (Counter) #### Configure the timer for counter mode by performing the following: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in *Timer Clock Sources*. - 3. Set *TMRn\_CTRL0.mode* 0x2 to select Counter mode. - 4. Configure the timer input function: - a. Set TMRn\_CTRLO.pol to match the desired (inactive) state. - b. Configure the GPIO electrical characteristics as desired. - c. Set *TMRn\_CTRL1.outen\_a* and *TMRn\_CTRL1.outben* to the values shown in the *Operating Modes* section. - d. Select the correct alternate function mode for the timer input pin. Maxim Integrated Page 282 of 347 <sup>†</sup> TMRn\_CNT.count defaults to 0x00000000 on a timer reset. TMRn\_CNT.count reloads to 0x00000001 for all following timer periods. - 5. Write the compare value to *TMRn CMP.compare*. - 6. If desired, write an initial value to *TMRn\_CNT.count*. This effects only the first period; subsequent timer periods always reset *TMRn\_CNT.count* = 0x0000 0001. - 7. Enable the timer peripheral as described in *Timer Clock Sources*. #### 17.7.4 PWM Mode (3) In PWM mode, the timer sends a PWM output using the timer's output signal. The timer first counts up to the match value stored in the *TMRn\_PWM.pwm* register. At the end of the cycle where the *TMRn\_CNT.count* value matches the *TMRn\_PWM.pwm*, the timer output signal toggles state. The timer continues counting until it reaches the *TMRn\_CMP.compare* value. The timer period ends on the rising edge of $f_{CNT\_CLK}$ following $TMRn\_CNT.count = TMRn\_CMP.compare$ . The timer peripheral automatically performs the following actions at the end of the timer period: - The TMRn CNT.count is reset to 0x0000 0001 and the timer resumes counting, - the timer output signal is toggled, - the corresponding TMRn\_INTFL.irq field is set to 1 to indicate a timer interrupt event occurred. When *TMRn\_CTRL0.pol* = 0, the timer output signal starts low and then transitions to high when the *TMRn\_CNT.count* value matches the *TMRn\_PWM* value. The timer output signal remains high until the *TMRn\_CNT.count* value reaches the *TMRn\_CMP.compare*, resulting in the timer output signal transitioning low, and the *TMRn\_CNT.count* value resetting to 0x0000 0001. When *TMRn\_CTRLO.pol* = 1, the Timer output signal starts high and transitions low when the *TMRn\_CNT.count* value matches the *TMRn\_PWM* value. The timer output signal remains low until the *TMRn\_CNT.count* value reaches *TMRn\_CMP.compare*, resulting in the timer output signal transitioning high, and the *TMRn\_CNT.count* value resetting to 0x0000 0001. Complete the following steps to configure a timer for PWM mode and initiate the PWM operation: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in *Timer Clock Sources*. - 3. Set the TMRn CTRLO.mode field to 3 to select PWM mode. - 4. Set the TMRn CTRLO.pres field to set the prescaler that determines the timer frequency. - 5. Configure the pin as a timer input and configure the electrical characteristics as needed. - 6. Set TMRn\_CTRLO.pol to match the desired initial (inactive) state. - 7. Set TMRn\_CTRL0.pol to select the initial logic level (high or low) and PWM transition state for the timer's output. - 8. Set *TMRn\_CNT.count* initial value if desired. - a. The initial *TMRn\_CNT.count* value only effects the initial period in PWM mode with subsequent periods always setting *TMRn\_CNT.count* to 0x0000 0001. - 9. Set the *TMRn\_PWM* value to the transition period count. - 10. Set the *TMRn\_CMP.compare* value for the PWM second transition period. Note: *TMRn\_CMP.compare* must be greater than the *TMRn\_PWM* value. - 11. If using the timer interrupt, set the interrupt priority and enable the interrupt. - 12. Enable the timer peripheral as described in *Timer Clock Sources*. Maxim Integrated Page 283 of 347 Equation 17-6 shows the formula for calculating the timer PWM period. Equation 17-6: Timer PWM Period $$PWM \ period \ (s) = \frac{TMRn\_CNT}{f_{CNT\_CLK} \ (Hz)}$$ If an initial starting value other than 0x0000 0001 is loaded into the *TMRn\_CNT.count* register, use the one-shot mode equation, *Equation 17-2*, to determine the initial PWM period. If TMRn CTRLO.pol is 0, the ratio of the PWM output high time to the total period is calculated using Equation 17-7. Equation 17-7: Timer PWM Output High Time Ratio with Polarity 0 PWM output high time ratio (%) = $$\frac{(TMR\_CMP - TMR\_PWM)}{TMR\ CMP} \times 100$$ If TMRn\_CTRLO.pol is set to 1, the ratio of the PWM output high time to the total period is calculated using Equation 17-8. Equation 17-8: Timer PWM Output High Time Ratio with Polarity 1 PWM output high time ratio (%) = $$\frac{TMR\_PWM}{TMR\_CMP} \times 100$$ ### 17.7.5 Capture Mode (4) Capture mode is used to measure the time between software-determined events. The timer starts incrementing the timer's count field until a transition occurs on the timer's input pin or a rollover event occurs. A capture event is triggered by the hardware when the timer's input pin transitions state. *Equation 17-9* shows the formula for calculating the capture event's elapsed time. If a capture event does not occur prior to the timer's count value reaching the timer's compare value (TMRn\_CNT.count = TMRn\_CMP.compare), a rollover event occurs. Both the capture event and the rollover event set the timer's interrupt flag, TMRn\_INTFL.irq to 1 and result in an interrupt if the timer's interrupt is enabled. A capture event can occur before or after a rollover event. The software must track the number of rollover events that occur prior to a capture event to determine the elapsed time of the capture event. When a capture event occurs, the software should reset the count of rollover events. Note: A capture event does not stop the timer's counter from incrementing and does not reset the timer's count value; a rollover event still occurs when the timer's count value reaches the timer's compare value. #### 17.7.5.1 Capture Event When a capture event occurs, the timer hardware, on the next timer clock cycle, automatically performs the following actions: - The TMRn\_CNT.count value is copied to the TMRn\_PWM.pwm field, - the TMRn\_INTFL.irq field is set to 1, - · the timer remains enabled and continues counting. The software must check the value of the TMRn PWM.pwm field to determine the trigger of the timer interrupt. Equation 17-9: Capture Mode Elapsed Time Calculation in Seconds Capture elapsed time (s) $$= \frac{\left(TMR\_PWM - TMR\_CNT_{INITIAL\_VALUE}\right) + \left((Number\ of\ rollover\ events) \times \left(TMR\_CMP - TMR\_CNT_{INITIAL\_VALUE}\right)\right)}{f_{CNT\_CLK}}$$ Maxim Integrated Page 284 of 347 Note: The capture elapsed time calculation is only valid after the capture event occurs and the timer stores the captured count in the TMRn\_PWM register. #### 17.7.5.2 Rollover Event A rollover event occurs when the timer's count value reaches the timer's compare value (TMRn\_CNT.count = TMRn\_CMP.compare). A rollover event indicates that a capture event did not occur within the set timer period. When a rollover event occurs, the timer hardware automatically performs the following actions during the next timer clock period: - The TMRn\_CNT.count field is set to 0x0000 0001, - the TMRn\_INTFL.irq field is set to 1, - the timer remains enabled and continues counting. Figure 17-7: Capture Mode Diagram THIS EXAMPLES USES THE FOLLOWING CONFIGURATION IN ADDITION TO THE SETTINGS SHOWN ABOVE: TMRn\_CTRL1.cascade = 1 (32-BIT CASCADE TIMER) TMRn\_CTRL0.mode\_a = 2 (COUNTER) Maxim Integrated Page 285 of 347 <sup>†</sup> TMRn\_CNT.count DEFAULTS TO 0x0000000 ON A TIMER RESET. TMRn\_CNT.count RELOADS TO 0x00000001 FOR ALL FOLLOWING TIMER PERIODS. Configure the timer for Capture mode by doing the following: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in *Timer Clock Sources*. - 3. Set *TMRn CTRLO.mode* to 4 to select capture mode. - 4. Configure the timer input function: - a. Set TMRn\_CTRLO.pol to match the desired inactive state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer input pin. - 5. Write the initial value to *TMRn\_CNT.count*. if desired. - a. This effects only the first period; subsequent timer periods always reset TMRn\_CNT.count = 0x0000 0001. - 6 Write the compare value to the *TMRn\_CMP*.compare field. - 7. Select the capture event by setting *TMRn CTRL1.capeventsel*. - 8. Enable the timer peripheral as described in *Timer Clock Sources*. The timer period is calculated using the following equation: Equation 17-10: Capture Mode Elapsed Time Calculation in Seconds $$Capture \ elapsed \ time \ in \ seconds = \frac{TMR\_PWM - TMR\_CNT_{INITIAL\_VALUE}}{f_{CNT \ CLK}}$$ Nsote: The capture elapsed time calculation is only valid after the capture event occurs, and the timer stores the captured count in the TMRn\_PWM register. # 17.7.6 Compare Mode (5) In compare mode, the timer peripheral increments continually from 0x0000 0000 (after the first timer period) to the maximum value of the 32- or 16-bit mode, then rolls over to 0x0000 0000 and continues incrementing. The end of timer period event occurs when the timer value matches the compare value, but the timer continues to increment until the count reaches 0xFFFF FFFF. The timer counter then rolls over and continues counting from 0x0000 0000. The timer period ends on the timer clock following $TMRn\_CNT.count = TMRn\_CMP.compare$ . The timer peripheral automatically performs the following actions when a timer period event: - Unlike other modes, TMRn\_CNT.count is reset to 0x0000 00000 not 0x0000 0001 at the end of the timer period. The timer remains enabled and continues incrementing. - The corresponding TMRn INTFL.irq field is set to 1 to indicate a timer interrupt event occurred. - The hardware toggles the state of the timer output signal. The timer output pin changes state if the timer output is enabled. The compare mode timer period is calculated using *Equation 17-12*. Equation 17-11: Compare Mode Timer Period $$Compare \ mode \ timer \ period \ in \ second = \frac{(TMR\_CMP - TMR\_CNT_{INITIAL\_VALUE} + 1)}{f_{CNT\_CLK}(Hz)}$$ Maxim Integrated Page 286 of 347 Figure 17-8: Compare Mode Diagram This examples uses the following configuration in addition to the settings shown above: TMRn\_CTRL1.cascade = 1 (32-bit Cascade Timer) $TMRn\_CTRL0.mode\_a = 5$ (Compare) # Configure the timer for compare mode by doing the following: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in *Timer Clock Sources*. - 3. Set *TMRn\_CTRL0.mode* to 5 to select Compare mode. - 4. Set *TMRn\_CTRLO.pres* to set the prescaler that determines the timer frequency. - 5. If using the timer output function: - a. Set TMRn\_CTRLO.pol to match the desired (inactive) state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer output pin. Maxim Integrated Page 287 of 347 <sup>†</sup> TMRn\_CNT.count defaults to 0x00000000 on a timer reset. TMRn\_CNT.count reloads to 0x00000001 for all following timer periods. - 6. If using the inverted timer output function: - a. Set TMRn\_CTRLO.pol to match the desired (inactive) state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the inverted timer output pin. - 7. If using the timer interrupt, enable corresponding field in the TMRn CTRL1 register. - 8. Write the compare value to TMRn\_CMP.compare. - 9. If desired, write an initial value to TMRn\_CNT.count. - a. This effects only the first period; subsequent timer periods always reset TMRn CNT.count = 0x0000 0001. - 10. Enable the timer peripheral as described in *Timer Clock Sources*. ### 17.7.7 Gated Mode (6) Gated mode is similar to continuous mode, except that *TMRn\_CNT.count* only increments when the timer input signal is in its active state. The timer period ends on the timer clock following $TMRn\_CNT.count = TMRn\_CMP.compare$ . The timer peripheral automatically performs the following actions at the end of the timer period: - The TMRn\_CNT.count field is set to 0x0000 0001. - the timer remains enabled and continues incrementing. - If the timer output signal toggles state. The timer output pin changes state if the timer output is enabled. - The corresponding TMRn\_INTFL.irq field is set to 1 to indicate a timer interrupt event occurred. Maxim Integrated Page 288 of 347 Figure 17-9: Gated Mode Diagram This examples uses the following configuration in addition to the settings shown above: TMRn\_CTRL1.cascade = 1 (32-bit Cascade Timer) TMRn\_CTRL0.mode\_a = 6 (Gated) #### Configure the timer for gated mode by doing the following: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in *Timer Clock Sources*. - 3. Set *TMRn\_CTRLO.mode* to 6 to select gated mode. - 4. Configure the timer input function: - a. Set *TMRn\_CTRL0.pol* to match the desired inactive state. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer input pin. - 5. If desired, write an initial value to the *TMRn CNT.count* field. - a. This effects only the first period; subsequent timer periods always reset $TMRn\_CNT.count = 0x0000 0001$ . - 6 Write the compare value to *TMRn\_CMP*.compare. - 7. Enable the timer peripheral as described in *Timer Clock Sources*. Maxim Integrated Page 289 of 347 <sup>†</sup> TMRn\_CNT.count defaults to 0x00000000 on a timer reset. TMRn\_CNT.count reloads to 0x00000001 for all following timer periods. #### 17.7.8 Capture/Compare Mode (7) In Capture/Compare mode, the timer starts counting after the first external timer input transition occurs. The transition, a rising edge or falling edge on the timer's input signal, is set using the *TMRn CTRLO.pol* bit. Each subsequent transition, after the first transition of the timer input signal, captures the *TMRn\_CNT.count* value, writing it to the *TMRn\_PWM.pwm* register (capture event). When a capture event occurs, a timer interrupt is generated, the *TMRn\_CNT.count* value is reset to 0x0000 0001, and the timer resumes counting. If no capture event occurs, the timer counts up to *TMRn\_CMP.compare*. At the end of the cycle where the *TMRn\_CNT.count* equals the *TMRn\_CMP.compare*, a timer interrupt is generated, the *TMRn\_CNT.count* value is reset to 0x0000 0001, and the timer resumes counting. The timer period ends when the selected transition occurs on the timer pin, or on the clock cycle following TMRn\_CNT.count = TMRn\_CMP.compare. The actions performed at the end of the timer period are dependent on the event that ended the timer period: If the end of the timer period was caused by a transition on the timer pin, the hardware automatically performs the following: - The value in TMRn\_CNT.count field is copied to the TMRn\_PWM.pwm field, - the TMRn\_CNT.count field is set to 0x0000 0001, - the timer remains enabled and continues incrementing, - the corresponding TMRn INTFL.irq field is set to 1 to indicate a timer interrupt event occurred. In capture/compare mode, the elapsed time from the timer start to the capture event is calculated using Equation 17-12. Equation 17-12: Capture Mode Elapsed Time $$Capture \ elapsed \ time \ (seconds) = \frac{TMRn\_PWM - TMRn\_CNT_{INITIAL\_CNT\_VALUE}}{f_{CNT\_CLK}(Hz)}$$ Maxim Integrated Page 290 of 347 Figure 17-10: Capture/Compare Mode Diagram THIS EXAMPLES USES THE FOLLOWING CONFIGURATION IN ADDITION TO THE SETTINGS SHOWN ABOVE: TMRn\_CTRL1.cascade = 1 (32-BIT CASCADE TIMER) TMRn\_CTRL0.mode\_a = 7 (CAPTURE/COMPARE) #### Configure the timer for Capture/Compare mode by doing the following: - 1. Disable the timer peripheral as described in *Timer Clock Sources*. - 2. If desired, change the timer clock source as described in Timer Clock Sources. - 3. Set TMRn\_CTRLO.mode to 7 to select Capture/Compare mode. - 4. Configure the timer input function: - a. Set *TMRn\_CTRL0.pol* to select the positive edge (*TMRn\_CTRL0.pol* = 1) or negative edge (*TMRn\_CTRL0.pol* = 0) transition to cause the capture event.. - b. Configure the GPIO electrical characteristics as desired. - c. Select the correct alternate function mode for the timer input pin. - 5. If desired, write an initial value to the TMRn\_CNT.count field. - a. This effects only the first period; subsequent timer periods always reset $TMRn\_CNT.count = 0x0000\ 0001$ . Maxim Integrated Page 291 of 347 <sup>\*</sup>TMRn\_CNT.count DEFAULTS TO 0x0000000 ON A TIMER RESET. TMRn\_CNT.count RELOADS TO 0x00000001 FOR ALL FOLLOWING TIMER PERIODS. - 6 Write the compare value to *TMRn CMP.compare*. - 7. Enable the timer peripheral as described in *Timer Clock Sources*. Note: No interrupt is generated by the first transition of the input signal. ### 17.7.9 Dual Edge Capture Mode (8) Dual edge capture mode is similar to capture mode except the counter can capture on both edges of the timer input pin. #### 17.7.10 Inactive Gated Mode (14) Inactive gated mode is similar to gated mode except that the interrupt is triggered when the timer input pin is in its inactive state. # 17.8 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 17-8*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 17-8: Timer Register Summary | Offset | Register | Description | |----------|-------------|----------------------------------------| | [0x0000] | TMRn_CNT | Timer Counter Register | | [0x0004] | TMRn_CMP | Timer Compare Register | | [0x0008] | TMRn_PWM | Timer PWM Register | | [0x000C] | TMRn_INTFL | Timer Interrupt Register | | [0x0010] | TMRn_CTRL0 | Timer Control Register | | [0x0014] | TMRn_NOLCMP | Timer Non-Overlapping Compare Register | | [0x0018] | TMRn_CTRL1 | Timer Configuration Register | | [0x001C] | TMRn_WKFL | Timer Wakeup Status Register | #### 17.8.1 Register Details Table 17-9: Timer Count Register | Timer Count | | | | TMRn_CNT | [0x0000] | | |-------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | count | R/W | 0 | Timer Count This field increments at a rate dependent of function of the bits in this field are dependent Reads of this register always return the cur | ent on the 32-bit/16-bit configuration. | | Maxim Integrated Page 292 of 347 Table 17-10: Timer Compare Register | Timer Cor | Timer Compare | | | TMRn_CMP | [0x0004] | | |-----------|---------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:0 | compare | R/W | 0 | Timer Compare Value The value in this register is used as the compare compare field meaning is determined by the specimode's detailed configuration section for compared to the t | cific mode of the timer. See the timer | | ## Table 17-11: Timer PWM Register | Timer PWM | | | | TMRn_PWM | [0x0008] | |-----------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:0 | pwm | R/W | 0 | Timer PWM Match In PWM mode, this field sets the count value for the first transition period of the PWM cycle. At the end of the cycle when TMRn_CNT.count = TMRn_CMP.compare, the PWM output transitions to the second period of the PWM cycle. The second PWM period count is stored in TMRn_CMP.compare. TMRn_PWM.pwm must be less than TMRn_CMP.compare for PWM mode operation. | | | | | | | Timer Capture Value In capture, compare, and capture/compare mode TMRn_CNT.count value when a Capture, Compare | • | Table 17-12: Timer Interrupt Register | Timer Inte | errupt | | | TMRn_INTFL | [0x000C] | | | | |------------|----------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--| | Bits | Field | Access | Reset | Description | | | | | | 31:26 | - | RO | 0 | Reserved | | | | | | 24 | wr_dis_b | R/W | 0 | TimerB Write Protect in Dual Timer Mode Set this field to 0 to write protect the TimerB fields in the TMRn_CNT.count[31:16] and TMRn_PWM.pwm[31:16]. When this field is set to 0, 32-bit writes to the TMRn_CNT and TMRn_PWM registers only modify the lower 16-bits associated with TimerA. | | | | | | | | | | 0: Enabled 1: Disabled Note: This field always reads 0 if the timer is configured as a 32-bit cascade timer. | | | | | | 25 | wrdone_b | R | 0 | TimerB Write Done This field is cleared to 0 by the hardware when the software performs a write to TMRn_CNT.count[31:16] or TMRn_PWM.pwm[31:16] when in dual timer mode. Wait until the field is set to 1 before proceeding. | | | | | | | | | | 0: Operation in progress. 1: Operation complete. | | | | | | 23:17 | - | RO | 0 | Reserved | | | | | | 16 | irq_b | R/W1C | 0 | TimerB Interrupt Event This field is set when a TimerB interrupt event occurs. Write 1 to clear. | | | | | | | | | | 0: No event<br>1: Interrupt event occurred | | | | | | 15:10 | - | RO | 0 | Reserved | | | | | Maxim Integrated Page 293 of 347 | Timer Interrupt | | | | TMRn_INTFL | [0x000C] | | | |-----------------|----------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Bits | Field | Access | Reset | Description | | | | | 9 | wr_dis_a | R/W | 0 | TimerB Dual Timer Mode Write Protect This field disables write access to the TMRn_CNT.count[31:16] and TMRn_PWM.pwm[31:16] fields so that only the 16 bits associated with updating TimerA are modified during writes to the TMRn_CNT and TMRn_PWM registers. | | | | | | | | | 0: Enabled 1: Disabled | | | | | | | | | Note: This field always reads 0 if the timer is configured as a 32-bit cascade timer. | | | | | 8 | wrdone_a | R | 0 | TimerA Write Done This field is cleared to 0 by the hardware when the software performs a write to TMRn_CNT.count[31:16] or TMRn_PWM.pwm[31:16] when in dual 16-bit timer mode. Wait until the field reads 1 before proceeding. 0: Operation in progress 1: Operation complete | | | | | 7:1 | - | RO | 0 | Reserved | | | | | 0 | irq_a | W1C | 0 | TimerA Interrupt Event This field is set when a TimerA interrupt event occurs. Write 1 to clear. 0: No event 1: Interrupt event occurred | | | | Table 17-13: Timer Control 0 Register | Timer Control 0 | | | | TMRn_CTRL0 | [0x0010] | |-----------------|---------|--------|-------|--------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31 | en_b | R/W | 0 | TimerB Enable 0: Disabled 1: Enabled | | | 30 | clken_b | R/W | 0 | TimerB Clock Enable 0: Disabled 1: Enabled | | | 29 | rst_b | W1 | 0 | TimerB Reset 0: No action 1: Reset TImerB | | | 28:24 | - | RO | 0 | Reserved | | Maxim Integrated Page 294 of 347 | Timer Co | ntrol 0 | | | TMRn_CTRL0 | [0x0010] | |----------|----------|--------|-------|------------------------------------------------------------------------------------------------------------|----------------------------------------| | Bits | Field | Access | Reset | Description | | | 23:20 | clkdiv_b | R/W | 0 | TimerB Prescaler Select The clkdiv_b field selects a prescaler that divide timer's count clock as follows: | es the timer's source clock to set the | | | | | | $f_{CNT\_CLK} = \frac{f_{CLK\_SOURCE}}{prescaler}$ | | | | | | | See the <i>Operating Modes</i> section for details on | which timer modes use the prescaler. | | | | | | 0: 1 | | | | | | | 1: 2 | | | | | | | 2: 4 | | | | | | | 3: 8 | | | | | | | 4: 16 | | | | | | | 5: 32 | | | | | | | 6: 64 | | | | | | | 7: 128 | | | | | | | 8: 256 | | | | | | | 9: 512<br>10: 1024 | | | | | | | 11: 2048 | | | | | | | 12: 4096 | | | | | | | 13-15: Reserved | | | 19:16 | mode_b | R/W | 0 | TimerB Mode Select | | | 13.10 | mode_b | 11,700 | J | Set this field to the desired mode for TimerB. | | | | | | | 0: One-Shot | | | | | | | 1: Continuous | | | | | | | 2: Counter | | | | | | | 3: PWM | | | | | | | 4: Capture | | | | | | | 5: Compare | | | | | | | 6: Gated | | | | | | | 7: Capture/Compare | | | | | | | 8: Dual-Edge Capture | | | | | | | 9-11: Reserved | | | | | | | 12: Internally Gated | | | | | | | 13-15: Reserved | | | 15 | en_a | R/W | 0 | TimerA Enable | | | | | | | 0: Disabled<br>1: Enabled | | | 14 | clken_a | R/W | 0 | TimerA Clock Enable | | | 14 | CIRCII_a | 11,700 | 3 | 0: Disabled | | | | | | | 1: Enabled | | | 13 | rst_a | R/W10 | 0 | TimerA Reset | | | | | | | 0: No action<br>1: Reset TimerA | | | | <u> </u> | 1 | | I. Neset HillerA | | Maxim Integrated Page 295 of 347 | Timer Co | ntrol 0 | | | TMRn_CTRL0 | [0x0010] | | |----------|-----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 12 | pwmckbd_a | R/W | 1 | TimerA PWM Output $\phi A'$ Disable Set this field to 0 to enable the $\phi A'$ output sign default. 0: Enable the PWM $\phi A'$ output signal 1: Disable PWM $\phi A'$ output signal | al. The $\phi A'$ output signal is disabled by | | | 11 | nollpol_a | R/W | 0 | TimerA PWM Output $\phi A'$ Polarity Bit<br>Set this field to 1 to invert the PWM $\phi A'$ signal. | | | | | | | | 0: Do not invert the PWM $\phi A'$ output signal<br>1: Invert the PWM $\phi A'$ output signal | | | | 10 | nolhpol_a | R/W | 0 | TimerA PWM Output $\phi A$ Polarity Bit<br>Set this field to 1 to invert the PWM $\phi A$ signal.<br>0: Do not invert the $\phi A$ PWM output signal | | | | | | | | 1: Invert the $\phi A$ output signal | | | | 9 | pwmsync_a | R/W | 0 | TimerA/TimerB PWM Synchronization Mode 0: Disabled 1: Enabled | | | | 8 | pol_a | R/W | 0 | TimerA Polarity Selects the polarity of the timer's input and output signal. This setting is not used if the GPIO is not configured for the timer's alternate function. This field's usage and settings are operating mode specific. See the <i>Operating Modes</i> section for details on the mode selected. | | | | 7:4 | clkdiv_a | R/W | 0 | TimerA Prescaler Select The $clkdiv\_a$ field selects a prescaler that divide timer's count clock as follows: $f_{CNT\_CLK} = \frac{f_{CLK\_SOURCE}}{prescaler}$ See the $Operating\ Modes$ section to determine 0: 1 1: 2 2: 4 3: 8 4: 16 5: 32 6: 64 7: 128 8: 256 9: 512 10: 1024 11: 2048 12: 4096 13-15: Reserved | | | Maxim Integrated Page 296 of 347 | Timer Cor | Timer Control 0 | | | TMRn_CTRL0 | [0x0010] | |-----------|-----------------|--------|-------|---------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 3:0 | mode_a | R/W | 0 | TimerA Mode Select Set this field to the desired operating mode for | TimerA. | | | | | | 0: One-Shot | | | | | | | 1: Continuous | | | | | | | 2: Counter | | | | | | | 3: PWM | | | | | | | 4: Capture | | | | | | | 5: Compare | | | | | | | 6: Gated | | | | | | | 7: Capture/Compare | | | | | | | 8: Dual-Edge Capture | | | | | | | 9-11: Reserved for Future Use | | | | | | | 12: Internally Gated | | | | | | | 13-15: Reserved for Future Use | | Table 17-14: Timer Non-Overlapping Compare Register | Timer No | Timer Non-Overlapping Compare | | | TMRn_NOLCMP | [0x0014] | |----------|-------------------------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Rese | t Description | | | 31:24 | hi_b | R/W | 0 | TimerA Non-Overlapping High Compare 1 The 8-bit timer count value of non-overlapping time between the falling edge of the PWM output $\phi A'$ (phase A prime) and the next rising edge of the PWM output $\phi A$ (phase A). | | | 23:16 | lo_b | R/W | 0 | TimerA Non-Overlapping Low Compare 1 The 8-bit timer count value of non-overlapping time between the falling edge of the PWM output $\phi A$ and the next rising edge of the PWM output $\phi A'$ . | | | 15:8 | hi_a | R/W | 0 | TimerA Non-Overlapping High Compare 0 The 8-bit timer count value of non-overlapping 1 PWM output $\phi A'$ and the next rising edge of the | 0 0 | | 7:0 | lo_a | R/W | 0 | TimerA Non-Overlapping Low Compare 0 The 8-bit timer count value of non-overlapping time between the falling edge of the PWM output $\phi A$ and the next rising edge of the PWM output $\phi A'$ . | | Table 17-15: Timer Control 1 Register | Timer Control 1 | | | | TMRn_CTRL1 | [0x0018] | | |-----------------|----------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | Bits | Field | Access | Reset | Description | | | | 31 | cascade | R/W | 0 | 32-bit Cascade Timer Enable This field is only supported by Timer instances with support for 32-bit cascade mode. 0: Dual 16-bit timers 1: 32-bit cascade timer | | | | 30 | outben_b | R/W | 0 | TimerB Output B Enable Reserved for future use | | | | 29 | outen_b | R/W | 0 | TimerB Output Enable Reserved for future use | | | Maxim Integrated Page 297 of 347 | Timer Co | ntrol 1 | | | TMRn_CTRL1 | [0x0018] | | |----------|----------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 28 | we_b | R/W | 0 | TimerB Wakeup Function 0: Disabled 1: Enabled | | | | 27 | sw_capevent_b | R/W | 0 | <b>TimerB Software Event Capture</b> Write this field to 1 to initiate a software event capture when operating the time capture mode to perform a software event capture. | | | | | | | | 0: No event<br>1: Reserved | | | | 26:25 | capevent_sel_b | R/W | 0 | TimerB Event Capture Selection Set this field to the desired capture event source event 0 and capture event 1 options. 0-3: Reserved | e. See <i>Table 17-2</i> for available capture | | | 2.4 | t - I- | D /\4/ | | | | | | 24 | ie_b | R/W | 0 | TimerB Interrupt Enable 0: Disabled 1: Enabled | | | | 23 | negtrig_b | R/W | 0 | TimerB Negative Edge Trigger for Event 0: Rising-edge trigger 1: Falling-edge trigger | | | | 22:20 | event_sel_b | R/W | 0 | TimerB Event Selection 0: Event disabled 1-7: Reserved | | | | 19 | clkrdy_b | RO | 0 | TimerB Clock Ready Status This field indicates if the timer clock is ready. | | | | | | | | Timer clock not ready or synchronization in Timer clock is ready | progress | | | 18 | clken_b | RO | 0 | TimerB Clock Enable Status This field indicates the status of the timer enable | e. | | | | | | | 0: Timer not enabled or synchronization in pro<br>1: Timer is enabled | ogress | | | 17:16 | clksel_b | R/W | 0 | TimerB Clock Source | | | | | | | | See <i>Table 17-1</i> for the clock sources supported by | by each instance. | | | | | | | 0: Clock option 0.<br>1: Clock option 1. | | | | | | | | 2: Clock option 2. | | | | | | | | 3: Clock option 3. | | | | 15 | - | RO | 0 | Reserved | | | | 14 | outben_a | R/W | 0 | Output B Enable Reserved for future use | | | | 13 | outen_a | R/W | 0 | Output Enable<br>Reserved for future use | | | | 12 | we_a | R/W | 0 | TimerA Wakeup Function 0: Disabled 1: Enabled. | | | | 11 | sw_capevent_a | R/W | 0 | TimerA Software Event capture 0: No software capture event triggered. | | | | | | | | 1: Trigger software capture event. | | | Maxim Integrated Page 298 of 347 | Timer Cor | ntrol 1 | | | TMRn_CTRL1 [0x0018] | | | |-----------|---------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | 10:9 | capeventsel_a | R/W | 0 | TimerA Event capture Selection Set this field to the desired capture event source. See <i>Table 17-2</i> for available capture event 0 and capture event 1 options. 0: Capture event 0. 1: Capture event 1. 2: Capture event 2. 3: Capture event 3. | | | | 8 | ie_a | R/W | 0 | TimerA Interrupt Enable 0: Disabled 1: Enabled | | | | 7 | negtrig_a | R/W | 0 | TimerA Edge Trigger Selection for Event 0: Positive-edge triggered. 1: Negative-edge triggered. | | | | 6:4 | event_sel_a | R/W | 0 | TimerA Event Selection 0: Event disabled 1-7: Reserved | | | | 3 | clkrdy_a | RO | 0 | TimerA Clock Ready This field is set to 1 after the software enables the TimerA clock by writing 1 to the TMRn_CTRL1.clken_a field. 0: Timer not enabled or synchronization in progress. 1: TimerA clock is ready. | | | | 2 | clken_a | R/W | 0 | TimerA Clock is ready. TimerA Clock Enable Write this field to 1 to enable the TimerA clock. 0: Timer not enabled or synchronization in progress. 1: Timer is enabled. | | | | 1:0 | clksel_a | R/W | 0 | Clock Source TimerA See Table 17-1 for the available clock options for each timer instance. 0: Clock option 0. 1: Clock option 1. 2: Clock option 2. 3: Clock option 3. | | | Table 17-16: Timer Wakeup Status Register | Timer Wakeup Status | | | | TMRn_WKFL | [0x001C] | |---------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------|-------------------------| | Bits | Field | Access | Reset | Description | | | 31:17 | - | RO | 0 | Reserved | | | 16 | b | R/W1C | 1 | TimerB Wakeup Event This flag is set when a wakeup event occurs for Til 0: No event 1: Wakeup event occurred | merB. Write 1 to clear. | | 15:1 | - | RO | 0 | Reserved | | | 0 | a | R/W1C | 1 | TimerA Wakeup Event This flag is set when a wakeup event occurs for Time 0: No event 1: Wakeup event occurred | merA. Write 1 to clear. | Maxim Integrated Page 299 of 347 # 18. Wakeup Timer (WUT) The Wakeup Timer (WUT) is a unique instance of a 32-bit timer. - The wakeup timer uses the ERTCO for it's clock source. - Programmable prescaler with values from 1 to 4096. - Supports two timer modes: - One-Shot: The timer counts up to the terminal value then halts. - Continuous: The timer counts up to the terminal value then repeats. - Independent interrupt handler (WUTn\_IRQHandler). ### **18.1** Basic Operation The timer modes operate by incrementing the *WUTn\_CNT.count* register. The *WUTn\_CNT.count* register is always readable, even while the timer is enabled and counting. Each timer mode has a user-configurable timer period, which terminates on the timer clock cycle following the end of timer period condition. The end of a timer period always sets the corresponding interrupt flag and generates a wakeup timer interrupt (WUTn\_IRQ), if enabled. The timer peripheral automatically sets WUTn\_CNT.count to 1 at the end of a timer period, but WUTn\_CNT.count is set to 0 following a system reset. This means the first timer period following a system reset is one timer clock longer than subsequent timer periods if WUTn\_CNT.count is not initialized to 1 during the timer configuration step. The timer clock frequency, fcNT\_cLK. is a divided version of the 32.768kHz RTC clock as shown in Equation 18-1. Equation 18-1: Wakeup Timer Clock Frequency $$f_{CNT\_CLK} = \frac{f_{RTC\_CLK}}{prescaler}$$ The divisor (prescaler) can be set from 1 to 4096 using the concatenated fields WUTn\_CTRL.pres3:WUTn\_CTRL.pres as shown in Table 18-1. Table 18-1: MAX32655 WUT Clock Period | WUTn_CTRL.pres3 | WUTn_CTRL.pres | Prescaler | f <sub>CNT_CLK</sub> (Hz) | |-----------------|----------------|-----------|---------------------------| | 0 | 0b000 | 1 | 32,768 | | 0 | 0b001 | 2 | 16,384 | | 0 | 0b010 | 4 | 8,192 | | 0 | 0b011 | 8 | 4,096 | | 0 | 0b100 | 16 | 2,048 | | 0 | 0b101 | 32 | 1,024 | | 0 | 0b110 | 64 | 512 | | 0 | 0b111 | 128 | 256 | | 1 | 0b000 | 256 | 128 | | 1 | 0b010 | 512 | 64 | | 1 | 0b011 | 1024 | 32 | | 1 | 0b100 | 2048 | 16 | | 1 | 0b101 | 4096 | 8 | | 1 | 0b110 | Reserved | Reserved | | 1 | 0b111 | Reserved | Reserved | Maxim Integrated Page 300 of 347 ## 18.2 One-Shot Mode (0) In one-shot mode, the timer peripheral increments the WUTn\_CNT.count field until it matches the WUTn\_CMP.compare field and then stops incrementing and disables the timer. In this mode, the timer must be re-enabled to start another one-shot mode event. Figure 18-1: One-Shot Mode Diagram <sup>\*</sup> WUTn\_CNT.count automatically reloads with 1 at the end of the WUT PERIOD, but software can write any initial value to WUTn\_CNT.count prior to enabling the timer. ### 18.2.1 One-Shot Mode Timer Period The timer period ends on the timer clock when WUTn\_CNT.count = WUTn\_CMP.compare. The timer peripheral automatically performs the following actions at the end of the timer period: - 1. WUTn\_CNT.count is reset to 1. - 2. The timer is disabled by setting WUTn\_CTRL.ten = 0. - 3. The timer interrupt bit WUTn\_INTFL.irq\_clr is set. An interrupt is generated if enabled. Maxim Integrated Page 301 of 347 <sup>\*\*</sup> The default value of WUTn\_CNT.count for the first period after a system reset is 0 unless changed by software. #### 18.2.2 One-Shot Mode Configuration Configure the timer for one-shot mode by performing the following steps: - 1. Set WUTn\_CTRL.ten = 0 to disable the timer. - 2. Set WUTn CTRL.tmode to 0 to select one-shot mode. - 3. Set WUTn CTRL.pres3:WUTn CTRL.pres to determine the timer period. - 4. Enable the interrupt, if desired, and set the interrupt priority. - 5. Write an initial value to WUTn\_CNT.count, if desired. This effects only the first period; subsequent timer periods always reset WUTn\_CNT.count to 1. - 6. Write the compare value to WUTn\_CMP.compare. - 7. Set WUTn\_CTRL.ten = 1 to enable the timer. The timer period is calculated using the following equation: Equation 18-2: One-Shot Mode Timer Period $$One-Shot \ mode \ timer \ period \ in \ seconds = \frac{WUTn\_CMP - WUTn\_CNT_{INITIAL\_VALUE} + 1}{f_{CNT\_CLK}\ (Hz)}$$ ## 18.3 Continuous Mode (1) In continuous mode, the timer peripheral increments *WUTn\_CNT.count* until it matches *WUTn\_CMP.compare* and the hardware resets *WUTn\_CNT.count* to 1, and continues incrementing. Figure 18-2: Continuous Mode Diagram <sup>\*</sup> WUTn\_CNT.count automatically reloads with 1 at the en of the wakeup timer period, but softwrae can write any initial value to WUTn\_CNT.count prior to enabling the wakeup timer Maxim Integrated Page 302 of 347 <sup>\*\*</sup> The value of WUTn\_CNT.count for the first period after a system reset is 0 unless changed by software. #### 18.3.1 Continuous Mode Timer Period The wakeup timer period ends on the timer clock following WUTn\_CNT.count = WUTn\_CMP.compare. The wakeup timer peripheral automatically performs the following actions at the end of the timer period: - 1. WUTn CNT.count is reset to 1. The wakeup timer remains enabled and continues incrementing. - 2. The timer interrupt bit WUTn INTFL.irg clr is set. An interrupt is generated if enabled. ### 18.3.2 Continuous Mode Configuration Configure the timer for continuous mode by performing the steps following: - 1. Set *WUTn CTRL.ten* = 0 to disable the timer. - 2. Set WUTn CTRL.tmode to 1 to select continuous mode. - 3. Set WUTn\_CTRL.pres3:WUTn\_CTRL.pres to determine the timer period. - 4. Enable the interrupt, if desired, and set the interrupt priority. - 5. Write an initial value to *WUTn\_CNT.count*, if desired. The initial value is only used for the first period; subsequent timer periods always reset the *WUTn\_CNT.count* register to 1. - 6. Write the compare value to WUTn CMP.compare. - 7. Set WUTn\_CTRL.ten to 1 to enable the timer. The continuous mode timer period is calculated using *Equation 18-3*. Equation 18-3: Continuous Mode Timer Period $$Continuous\ Mode\ Timer\ Period\ in\ seconds = \frac{WUTn\_CMP - WUTn\_CNT_{INITIAL\_VALUE} + 1}{f_{CNT\_CLK}\ (Hz)}$$ ## 18.4 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 18-2*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 18-2: Wakeup Timer Register Summary | Offset | Register Name | Description | | | | |----------|---------------|-----------------------------------------------|--|--|--| | [0x0000] | WUTn_CNT | Wakeup Timer Counter Register | | | | | [0x0004] | WUTn_CMP | Vakeup Timer Compare Register | | | | | [8000x0] | WUTn_PWM | Wakeup Timer PWM Register | | | | | [0x000C] | WUTn_INTFL | Wakeup Timer Interrupt Register | | | | | [0x0010] | WUTn_CTRL | Wakeup Timer Control Register | | | | | [0x0014] | WUTn_NOLCMP | Wakeup Timer Non-Overlapping Compare Register | | | | Maxim Integrated Page 303 of 347 # 18.4.1 Register Details Table 18-3: Wakeup Timer Count Register | Wakeup Timer Count | | | | WUTn_CNT | [0x0000] | |--------------------|-------|--------|-------|-------------|--------------------------------------------------------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | count | R/W | 0 | | er. This field increments as the timer counts. Reads or to writing this field, disable the timer by clearing | ### Table 18-4: Wakeup Timer Compare Register | Wakeup Timer Compare | | | | WUTn_CMP | [0x0004] | | |----------------------|---------|--------|-------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Name | Access | Reset | Description | | | | 31:0 | compare | R/W | 0 | compare field meaning is determine | the compare value for the timer's count value. The ed by the specific mode of the timer. See the timer on for compare usage and meaning. | | ### Table 18-5: Wakeup Timer PWM Register | Wakeup | Wakeup Timer PWM | | | WUTn_PWM | [0x0008] | |--------|------------------|--------|-------|----------|-------------| | Bits | Name | Access | Reset | | Description | | 31:0 | - | RO | 0 | Reserved | | ## Table 18-6: Wakeup Timer Interrupt Register | Wakeup Timer Interrupt | | | | WUTn_INTFL | [0x000C] | |------------------------|---------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Reset Description | | | 31:1 | - | RO | 0 | Reserved | | | 0 | irq_clr | RW | 0 | Timer Interrupt Flag If set, this field indicates a wakeup timer interrupt condition occurred. Writing any value to this bit clears the wakeup timer's interrupt. | | | | | | | 0: Wakeup Timer interrupt is not<br>1: Wakeup Timer interrupt occur | | ## Table 18-7: Wakeup Timer Control Register | Wakeup Timer Control | | | | WUTn_CTRL | [0x0010] | | | |----------------------|---------|--------|-------|----------------------------------------------------------------------------------|-------------------------|--|--| | Bits | Name | Access | Reset | | Description | | | | 31:13 | - | DNM | 0 | Reserved, Do Not Modify | | | | | 12 | pwmckbd | DNM | 0 | Reserved, Do Not Modify | | | | | 11 | nollpol | DNM | 0 | Reserved, Do Not Modify | Reserved, Do Not Modify | | | | 10 | nolhpol | DNM | 0 | Reserved, Do Not Modify | | | | | 9 | pwmsync | DNM | 0 | Reserved, Do Not Modify | Reserved, Do Not Modify | | | | 8 | pres3 | R/W | 0 | Timer Prescaler Select MSB See WUTn_CTRL.pres for details on this field's usage. | | | | | 7 | ten | R/W | 0 | Timer Enable 0: Timer disable 1: Timer enabled | | | | | 6 | tpol | DNM | 0 | Reserved, Do Not Modify | | | | Maxim Integrated Page 304 of 347 | Wakeup Timer Control | | | | WUTn_CTRL | [0x0010] | |----------------------|-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Bits | Name | Access | Reset | | Description | | 5:3 | pres | R/W | 0 | Timer Prescaler Select Sets the timer's prescaler value. The prescaler divides the RTC 's 32.768KHz input clock sets the timer's count clock as shown in <i>Equation 18-1</i> . The wakeup timer's prescaler setting is a 4-bit value with <i>pres3</i> as the most significant bit and <i>pres</i> as the three least significant bits. See <i>Table 18-1</i> for details. | | | 2:0 | tmode | R/W | 0 | Timer Mode Select Sets the timer's operating mode. 0: One-shot 1: Continuous 2 – 7: Reserved | | Table 18-8: Wakeup Timer Non-Overlapping Compare Register | Wakeup Timer Non-Overlapping Compare | | | mpare | WUTn_NOLCMP | [0x0014] | |--------------------------------------|------|--------|-------|-------------------------|-------------| | Bits | Name | Access | Reset | | Description | | 31:0 | - | DNM | 0 | Reserved, Do Not Modify | | Maxim Integrated Page 305 of 347 # 19. Watchdog Timer (WDT) The watchdog timer (WDT) protects against corrupt or unreliable software, power faults, and other system-level problems which may place the IC into an improper operating state. The software must periodically write a special sequence to a dedicated register to confirm the application is operating correctly. Failure to reset the watchdog timer within a user-specified time frame can first generate an interrupt allowing the application the opportunity to identify and correct the problem. In the event the application cannot regain normal operation, as a last resort the watchdog timer can generate a system reset. Some instances provide a windowed timer function. These instances support an additional feature that can detect watchdog timer resets that occur too early as well as too late (or never). This could happen if program execution is corrupted and is accidentally forced into a tight loop of code that contains a watchdog sequence. This would not be detected with a traditional WDT, because the end of the timeout periods would never be reached. A new set of "watchdog timer early" fields are available to support the lower limits required for windowing. Traditional watchdog timers can only detect a loss of program control that fails to reset the watchdog timer. Each time the application performs a reset, as early as possible in the application software, the peripheral control register should be examined to determine if the reset was cause by a WDT late reset event or a WDT early reset event if the window function is supported. If so, the software should take the desired action as part of its restart sequence. The WDT is a critical safety feature, and most fields are reset on POR or system reset events only. #### Features: - Single ended (legacy) watchdog timeout - Windowed mode adds lower-limit timeout settings to detect loss of control in tight code loops. - Configurable clock source - Configurable time-base - Programmable upper and lower limits for reset and interrupts from 2<sup>16</sup> to 2<sup>1327</sup> time-base ticks - New register to read the WDT counter register, simplifying code development Figure 19-1 shows a high level block diagram of the WDT. Maxim Integrated Page 306 of 347 Figure 19-1: Windowed Watchdog Timer Block Diagram <sup>\*</sup> INTERRUPT FLAGS ARE SET REGARDLESS OF THE ENABLED STATE OF WDTn\_CTRL.win\_en, WDTn\_CTRL.wdt\_int\_en and WDTn\_CTRL.wdt\_rst\_en. #### 19.1 Instances Table 19-1 shows the peripheral instances, available clock sources, and windowed watchdog support. Table 19-1: MAX32655 WDT Instances Summary | Instance | Register Access<br>Name | Window Support | External Clock | CLK0 | CLK1 | CLK2 | |----------|-------------------------|----------------|----------------|------|-------|------| | WDT0 | WDT0 | Yes | N/A | PCLK | IBRO | - | | LPWDT0 | WDT1 | Yes | N/A | IBRO | ERTC0 | INRO | ## **19.2** Usage When enabled, $WDTn\_CNT.count$ increments once every $t_{WDTCLK}$ period. During correct operation, the WDT periodically executes the feed sequence and resets the field $WDTn\_CNT.count$ to 0x0000 0000 within the target window. The upper and lower limits of the target window are user-configurable to accommodate different applications and non-deterministic execution times within an application. The WDT can generate interrupts and/or reset events in response to the WDT activity. Interrupts are typically configured to respond first to an event outside the target window. The approach is that a minor system event may have temporarily Maxim Integrated Page 307 of 347 delayed the execution of the feed sequence, so the event can be diagnosed in an interrupt routine and control returned to the system. When the WDT feed sequence occurs much earlier than expected or not at all, a reset event can be generated that forces the system to a known good state before continuing. Traditional WDTs only detect execution errors that fail to perform the WDT feed sequence. If the counter reaches the WDT late interrupt threshold, the device attempts to regain program control by vectoring to the dedicated WDT ISR. The ISR should reset the WDT counter, perform the desired recovery activity, and then return execution to a known good address. If the execution error prevents the successful execution of the ISR, the WDT continues to increment until the count reaches the WDT late reset threshold. The WDT generates a late reset event which sets the WDT late reset flag and generates a system interrupt. Instances which support the window feature (*WDTn\_CTRL.win\_en* = 1) can generate a WDT early interrupt event if the WDT feed sequence occurs earlier than expected. In an analogous manner, the device attempts to regain program control by vectoring to the dedicated WDT ISR. The WDT ISR should reset the WDT counter, perform the desired recovery activity ,and then return execution to a known good address. A WDT feed sequence that occurs earlier than the WDT early reset threshold indicates the execution error is significant enough to initiate a reset the device to correct the problem. The WDT generates an early reset event that sets the WDT late reset flag and generates a system interrupt. The event flags are set regardless of the corresponding interrupt or reset enable. This includes the early interrupt and early event flags, even if the WDT is disabled (WDTn\_CTRL.win\_en = 0). #### 19.2.1 Using the WDT as a Long-Interval Timer One application of the WDT is as a very long interval timer in ACTIVE mode. The timer can be configured to generate a WDT late interrupt event for as long as 2<sup>32</sup> periods of the selected watchdog clock source. The WDT should not be enabled to generate WDT reset events in this application. #### 19.2.2 Using the WDT as a Long-Interval Wakeup Timer The WDT can be used as a very long internal wakeup source. Another application of the WDT is as a very long interval wakeup source from *SLEEP*. Additionally, the LPWDT can be used as a wakeup source from *SLEEP*, *LPM*, and *UPM*. The timer can be configured to generate a WDT wakeup event for as long as 2<sup>32</sup> periods of the selected watchdog clock source. #### 19.3 WDT Feed Sequence The WDT feed sequence protects the system against unintentional altering of the WDT count and unintentional enabling or disabling of the timer itself. Two consecutive write instructions to the WDTn\_RST.reset field are required to reset the WDTn\_CNT.count = 0. Global interrupts should be disabled immediately before, and reenabled after the writes, to ensure both writes to the WDTn\_RST.reset field complete without interruption. The feed sequence must also be performed immediately before enabling the WDT, to prevent an accidental triggering of the reset or interrupt as soon as the timer is enabled. There is no timed access window for these write operations; the operations can be separated by any length of time as long as they occur in the required sequence - 1. Disable interrupts. - 2. In consecutive write operations: - a. Write WDTn\_RST.reset: 0x0000 00A5. - b. Write WDTn RST.reset: 0x0000 005A. - 3. If desired, enable or disable the timer. - 4. Re-enable interrupts. Maxim Integrated Page 308 of 347 #### 19.4 WDT Events Multiple events are supported as shown in Table 19-2. The corresponding event flag is set when the event occurs. Typically the system is configured such that the late interrupt events occur prior to the late reset events, and early interrupts occur when the feed sequence has the least error from the target time prior to the early reset events. The event flags are set even if the corresponding interrupt enable or reset enable are not enabled. This includes the early interrupt flag and early event flag even if the window feature is diabled (WDTn\_CTRL.win\_en = 0). The software must clear the event flags before enabling the WDT. Table 19-2: WDT Event Summary | Event | Condition | Peripheral Interrupt<br>Event Flag | Peripheral Interrupt<br>Event Enable | |-----------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------| | Early Interrupt | Feed sequence occurs while $WDTn\_CTRL.rst\_early\_val \leq WDTn\_CNT.count < WDTn\_CTRL.int\_early\_val WDTn\_CTRL.win\_en = 1$ | WDTn_CTRL.int_early | WDTn_CTRL.wdt_int_en | | Early Reset | Feed sequence occurs while WDTn_CNT.count < WDTn_CTRL.rst_early_val WDTn_CTRL.win_en = 1 | WDTn_CTRL.rst_early | WDTn_CTRL.wdt_rst_en | | Interrupt Late | WDTn_CNT.count = WDTn_CTRL.int_late_val | WDTn_CTRL.int_late | WDTn_CTRL.wdt_int_en | | Reset Late | WDTn_CNT.count = WDTn_CTRL.rst_late_val | WDTn_CTRL.rst_late | WDTn_CTRL.wdt_rst_en | | Timer Enabled | $WDTn\_CTRL.clkrdy$ 0 → 1 | No event flags are set by a timer enabled event | | ### 19.4.1 WDT Early Reset The early reset event occurs if the software performs the WDT feed sequence while the WDT count is less than the reset late value (\( \begin{align\*} WDTn\_CNT.count < WDTn\_CTRL.rst\_late\_val \end{align\*}.\) Figure 19-2 shows the sequencing details associated with an early reset event. Maxim Integrated Page 309 of 347 EARLY RESET EVENT EARLY INTERRUPT EVENT VALID FEED SEQUENCE OCCURRING t<sub>INT\_EARLY</sub> < WDTn\_CNT.count</sub> FEED SEQUENCE OCCURRED FEED SEQUENCE OCCURRED trst\_early < WDTn\_CNT.count ≤ tint\_early WDTn\_CNT.count $\leq t_{RST\_EARLY}$ int\_lower\_limit rst\_lower\_limit WDT ISR **EXECUTES RECOVERY** PROCEDURE 0x00000000 ISR PERFORMS FEED SEQUENCE AND REENABLES WDT FEED SEQUENCE ISR CLEARS EVENT FLAG WDTn\_CTRL.int\_early ISR DISABLES WIDT WDTn\_CTRL.en WDTn\_CTRL.rst\_early TIMER REMAIN'S ENABLED AND WDT ASSERTS COUNTING AFTER WDT RESET RESET Figure 19-2: WDT Early Interrupt and Reset Event Sequencing Details The following occurs when a WDT early reset event occurs: - 1. The hardware sets WDTn\_CTRL.rst\_early to 1. - 2. The hardware initiates a system reset. - a. The hardware resets WDTn CNT.count to 0x0000 0000 during the system reset event. - b. The WDTn\_CTRL.en and the WDTn\_CTRL.rst\_early fields are unaffected by a system reset. - 3. After the system reset is complete, the WDT continues incrementing. #### 19.4.2 WDT Early Interrupt The early interrupt event occurs if the software performs the WDT feed sequence while $WDTn\_CTRL.rst\_early\_val \le WDTn\_CNT.count < WDTn\_CTRL.int\_early\_val$ as shown in Table 19-2. Figure 19-2 shows the sequencing details associated with an early reset event including: - The sequencing details associated with an early interrupt event. - The required functions performed by the WDT interrupt handler. The following occurs when a WDT late interrupt event occurs: - 1. The hardware sets WDTn\_CTRL.int\_late to 1. - 2. The hardware initiates the WDT interrupt if enabled. #### 19.4.3 WDT Late Reset The late reset event occurs if the counter increments to the point where <u>WDTn\_CNT.count</u> = <u>WDTn\_CTRL.rst\_late</u> threshold as shown in <u>Table 19-2</u>. <u>Figure 19-3</u> shows the sequencing details associated with a late reset event. Maxim Integrated Page 310 of 347 rst\_upper\_lmit -----LATE RESET EVENT WDTn\_CNT.count = $t_{RST\_LATE}$ LATE INTERRUPT EVENT VALID FEED SEQUENCE TIMING WDTn CNT.count = t<sub>NT\_LATE</sub> WDT ISR **EXECUTES RECOVERY** PROCEDURE SEVERE ERROR CONDITION PREVENTS WDT ISR FEED SEQUENCE 0x00000000 ISR PERFORMS FEED SEQUENCE ENABLES WDT BEFORE EXIT SEQUENCE ISR CLEARS EVENT FLAG WDTn\_CTRL.int\_late WDTn\_CTRL.en WDT RESET WDTn\_CTRL.rst\_late WDT ASSERTS RESET Figure 19-3: WDT Late Interrupt and Reset Event Sequencing Details The following occurs when a WDT late reset event occurs: - 1. The hardware sets WDTn\_CTRL.rst\_late to 1. - 2. The hardware initiates a system reset: - a. The hardware resets WDTn\_CNT.count to 0x0000 0000 during the reset event. - b. The WDTn\_CTRL.en and WDTn\_CTRL.rst\_late fields are unaffected by a system reset. - 3. After the hardware exits the system reset, the WDT continues incrementing after the system reset completes. #### 19.4.4 WDT Late Interrupt The late reset event occurs if the counter increments to the point where <u>WDTn\_CNT.count</u> = <u>WDTn\_CTRL.rst\_late</u> threshold as shown in <u>Table 19-2</u>. <u>Figure 19-3</u> shows the sequencing details associated with a late interrupt event including the required functions performed by the WDT interrupt handler. The following occurs when WDT late interrupt event occurs: - 1. The hardware sets WDTn\_CTRL.int\_late to 1. - 2. The hardware initiates the WDT interrupt if enabled. ## 19.5 Initializing the WDT The full procedure for configuring the WDT is as follows: - 1. Execute the WDT feed sequence and disable the WDT: - a. Disable global interrupts. Maxim Integrated Page 311 of 347 - b. Write WDTn RST.reset to 0x0000 00A5. - c. Write WDTn\_RST.reset to 0x0000 005A. - d. The hardware resets the WDT count (WDTn\_CNT.count = 0x0000 0000). - e. Set WDTn CTRL.en to 0 to disable the WDT. - 2. Verify the peripheral is disabled before proceeding: - a. Poll WDTn\_CTRL.clkrdy until it reads 1. - 3. Set WDTn\_CTRL.clk\_rdy\_ie = 1 to generate a WDT enabled interrupt event. - 4. Re-enable global interrupts. - 5. Configure WDTn CLKSEL.source to select the clock source. - 6. Configure the standard thresholds: - a. Configure WDTn\_CTRL.int\_late\_thd to the desired threshold for the WDT late interrupt event. - b. Configure WDTn\_CTRL.rst\_late\_val to the desired threshold for the WDT late reset event. - 7. If using the optional windowed WDT feature: - a. Set WDTn\_CTRL.win\_en = 1 to enable the windowed WDT feature. - b. Configure WDTn\_CTRL.int\_early\_val to the desired threshold for the WDT early interrupt event. - c. Configure WDTn\_CTRL.rst\_early\_val to the desired threshold for the WDT early reset event. - 8. Set WDTn\_CTRL.wdt\_int\_en to generate an interrupt when a WDT late interrupt event occurs. If WDTn\_CTRL.win\_en = 1 an interrupt is generated by both a WDT late interrupt event and also a WDT early interrupt event. - 9. Set WDTn\_CTRL.wdt\_rst\_en to generate an interrupt when a WDT late reset event occurs. If WDTn\_CTRL.win\_en = 1 an interrupt is generated by a WDT late reset event and also a WDT early reset event. - 10. Execute the WDT feed sequence and enable the WDT: - a. Disable global interrupts. - b. Write WDTn RST.reset to 0x0000 00A5. - c. Write WDTn RST.reset to 0x0000 005A. The hardware resets WDTn CNT.count = 0x0000 0000. - d. Set WDTn CTRL.en to 1 to enable the WDT. - 11. Verify the peripheral is enabled before proceeding: - a. Poll WDTn CTRL.clkrdy until it reads 1, or - 12. Set WDTn\_CTRL.clkrdy\_ie = 1 to generate a WDT enabled event interrupt. - 13. Re-enable global interrupts. #### 19.6 Resets The WDT is a critical safety feature and most of the fields are reset by a POR or system reset events only; however, the enable field (WDTn\_CTRL.en) and the interrupt flag fields are not reset by a system reset event. # 19.7 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own, independent set of the registers shown in *Table 19-3*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Maxim Integrated Page 312 of 347 Table 19-3: WDT Register Summary | Offset | Register | Name | |----------|-------------|---------------------------| | [0x0000] | WDTn_CTRL | WDT Control Register | | [0x0004] | WDTn_RST | WDT Reset Register | | [0x0008] | WDTn_CLKSEL | WDT Clock Select Register | | [0x000C] | WDTn_CNT | WDT Count Register | # 19.7.1 Register Details Table 19-4: WDT Control Register | WDT Control | | | WDTn_CTRL [0x0000] | | | |-------------|-----------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31 | rst_late | R/W | 0 | Reset Late Event A watchdog reset event occurred after the ti This flag is set even if WDTn_CTRL.win_en = software must clear this field to 0. | | | | | | | 0: Watchdog did not cause reset event.<br>1: Watchdog reset occurred after WDTn_C | CTRL.rst_early_val. | | 30 | rst_early | R/W | 0 | Reset Early Event A watchdog reset event occurred before the time specified in the WDTn_CTRL.rst_early_val field. This flag is set even if WDTn_CTRL.win_en = 0 or WDTn CTRL.wdt rst en = 0. The software must clear this field to 0. | | | | | | | O: Watchdog did not cause reset event. 1: Watchdog reset occurred prior to the til WDTn_CTRL.rst_early_val field. | me specified in the | | 29 | win_en | R/W | 0 | Window Function Enable 0: Disabled. WDT recognizes interrupt late implementations. 1: Enabled | and reset late events, supporting legacy | | 28 | clkrdy | R | 0 | Clock Status This field is cleared to 0 by the hardware wh WDTn_CTRL.en field. The hardware sets this requested enable or disable is complete. | <u> </u> | | | | | | 0: WDT clock is off<br>1: WDT clock is on | | | 27 | clkrdy_ie | R/W | 0 | Clock Switch Ready Interrupt Enable This interrupt prevents the application firmv WDTn_CTRL.clkrdy field to determine when WDTn_CTRLclkrdy field transitions from 1 to complete. | the WDT clock is ready. When the | | | | | | 0: Disabled<br>1: Enabled | | | 26:24 | - | RO | 0 | Reserved | | Maxim Integrated Page 313 of 347 | WDT C | ontrol | | | WDTn_CTRL | [0x0000] | |---------------|-----------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Bits | Name | Access | Reset | _ | | | Bits<br>23:20 | Name rst_early_val int_early_val | Access<br>R/W | Reset<br>0 | Description | | | | | | | 0xC: $2^{19} \times t_{WDTCLK}$<br>0xD: $2^{18} \times t_{WDTCLK}$<br>0xE: $2^{17} \times t_{WDTCLK}$<br>0xF: $2^{16} \times t_{WDTCLK}$ | | | 15:13 | - | RO | 0 | Reserved | | | 12 | int_early | R/W | 0 | Interrupt Early Flag A feed sequence was performed earlier than WDTn_CTRL.int_early_thd field. This flag is s 0: No interrupt event. 1: Interrupt event occurred. Note: A WDT interrupt is generated if the W (WDTn_CTRL.wdt_int_en = 1). | et even if WDTn_CTRL.win_en = 0. | | 11 | wdt_rst_en | R/W | 0 | WDT Reset Enable 0: Disabled 1: Enabled | | | 10 | wdt_int_en | R/W | 0 | WDT Interrupt Enable 0: Disabled 1: Enabled | | Maxim Integrated Page 314 of 347 | WDT C | Control | | | WDTn_CTRL | [0x0000] | |-------|--------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Name | Access | Reset | Description | | | 9 | int_late | R/W | 0 | Interrupt Late Flag A watchdog feed sequence did not occur betwDTn_CTRL.int_late_val field. 0: No interrupt event 1: Interrupt event occurred Note: A WDT interrupt is generated if the W (WDTn_CTRL.wdt_int_en = 1). | | | 8 | en | R/W | 0 | WDT Enable This field enables/disables the WDTCLK into the peripheral. WDTn_CTRL.count holds its value while the WDT is disabled. The WDT feed sequence must be performed immediately before any change to this field. 0: Disabled 1: Enabled | | | 7:4 | rst_late_val | R/W | 0 | Reset Late Event Threshold 0x0: 2 <sup>31</sup> × t <sub>WDTCLK</sub> 0x1: 2 <sup>30</sup> × t <sub>WDTCLK</sub> 0x2: 2 <sup>29</sup> × t <sub>WDTCLK</sub> 0x3: 2 <sup>28</sup> × t <sub>WDTCLK</sub> 0x4: 2 <sup>27</sup> × t <sub>WDTCLK</sub> 0x5: 2 <sup>26</sup> × t <sub>WDTCLK</sub> 0x6: 2 <sup>25</sup> × t <sub>WDTCLK</sub> 0x7: 2 <sup>24</sup> × t <sub>WDTCLK</sub> 0x8: 2 <sup>23</sup> × t <sub>WDTCLK</sub> 0x9: 2 <sup>22</sup> × t <sub>WDTCLK</sub> 0x0: 2 <sup>21</sup> × t <sub>WDTCLK</sub> 0xB: 2 <sup>20</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>19</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>19</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>19</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>17</sup> × t <sub>WDTCLK</sub> 0xF: 2 <sup>16</sup> × t <sub>WDTCLK</sub> 0xF: 2 <sup>16</sup> × t <sub>WDTCLK</sub> | | | 3:0 | int_late_val | R/W | 0 | Interrupt Late Event Threshold 0x0: 2 <sup>31</sup> × t <sub>WDTCLK</sub> 0x1: 2 <sup>30</sup> × t <sub>WDTCLK</sub> 0x2: 2 <sup>29</sup> × t <sub>WDTCLK</sub> 0x3: 2 <sup>28</sup> × t <sub>WDTCLK</sub> 0x4: 2 <sup>27</sup> × t <sub>WDTCLK</sub> 0x5: 2 <sup>26</sup> × t <sub>WDTCLK</sub> 0x6: 2 <sup>25</sup> × t <sub>WDTCLK</sub> 0x7: 2 <sup>24</sup> × t <sub>WDTCLK</sub> 0x8: 2 <sup>23</sup> × t <sub>WDTCLK</sub> 0x9: 2 <sup>22</sup> × t <sub>WDTCLK</sub> 0x9: 2 <sup>22</sup> × t <sub>WDTCLK</sub> 0xA: 2 <sup>21</sup> × t <sub>WDTCLK</sub> 0xB: 2 <sup>20</sup> × t <sub>WDTCLK</sub> 0xB: 2 <sup>20</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>19</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>19</sup> × t <sub>WDTCLK</sub> 0xC: 2 <sup>17</sup> × t <sub>WDTCLK</sub> 0xF: 2 <sup>17</sup> × t <sub>WDTCLK</sub> 0xF: 2 <sup>16</sup> × t <sub>WDTCLK</sub> | | Maxim Integrated Page 315 of 347 # Table 19-5: WDT Reset Register | WDT Res | et | | | WDTn_RST | [0x0004] | |---------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Bits | Name | Access | Reset | Description | | | 31:8 | - | RO | 0 | Reserved Do not modify this field. | | | 7:0 | reset | R/W | 0 * | Reset Watchdog Timer Count Writing the WDT feed sequence in two consecutive write instructions to this register resets the internal counter to 0x0000 0000. | | | | | | | 1. Write <i>WDTn_RST.reset</i> : 0x0000 00A5<br>2. Write <i>WDTn_RST.reset</i> : 0x0000 005A | | | | | | | Writes to the WDTn_CTRL.en field, which en instruction following the WDT feed sequence | · | | | | | | <sup>†</sup> Note: This field is set to 0 on a POR and is n | ot affected by other resets. | ## Table 19-6: WDT Clock Source Select Register | WDT Clock Source Select | | | | WDTn_CLKSEL | [0x0008] | |-------------------------|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------------|----------------------------| | Bits | Name | Access | Reset | Description | | | 31:3 | = | RO | 0 | Reserved | | | 2:0 | source | R/W | 0,7 | Clock Source Select See Table 19-1 for the available clock option 0: CLK0 1: CLK1 2: CLK2 3: CLK3 4: CLK4 5: CLK5 6: CLK6 | S. | | | | | | 7: CLK7 †Note: This field is only reset on a POR and u | naffected by other resets. | ### Table 19-7: WDT Count Register | WDT Cou | int | | | WDTn_CNT | [0x000C] | |---------|-------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Bits | Name | Access | Reset | Description | | | 31:0 | count | R | 0 | WDT Counter The counter value for debug. This register is reset by system reset, as wel the WDT clock is off, the feeding sequence gwidth. When the WDT clock is on, the feeding reset that is handshake to the WDT clock do | generates an asynchronous reset of 1 PCLK ng sequence generates a synchronous | Maxim Integrated Page 316 of 347 # 20. Pulse Train Engine (PT) Each independent pulse train engine operates either in square wave mode, which generates a continuous 50% duty-cycle square wave, or pulse train mode, which generates a continuous programmed bit pattern from 2- to 32-bits in length. Pulse train engines are used independently or may be synchronized together to generate signals in unison. The frequency of each generated output can be set separately based on a divisor of the PCLK. #### 20.1 Instances The device provides four instances of the pulse train engine peripheral. PT0 to PT3 All peripheral registers share a common register set. ### 20.2 Features The pulse train outputs with individually programmable modes, patterns, and output enables. The pulse train engine uses the Peripheral Clock (PCLK), $f_{PTE\ CLK} = f_{PCLK}$ , ensuring all pulse train outputs use the same clock source. - Independent or synchronous pulse train output operation - Atomic Enable and Atomic Disable - Synchronous enable or disable of pulse train output(s) without modification to non-intended pulse train outputs - Multiple Output Modes: - Square Wave Output mode generates a repeating square wave (50% duty cycle) - Pattern Output mode for generating a customizable output wave based on a programmable bit pattern from 2 to 32 output cycles - Global clock for all generated outputs - Individual rate configuration for each pulse train output - Configuration registers are modifiable while the pulse train engine is running - Pulse train outputs can be halted and resumed at the same point ## 20.3 Engine The pulse train engine uses the Peripheral Clock as the peripheral input clock. Each pulse train output is individually configurable and independently controlled. The following sections describe the available configuration options for each individual pulse train output. #### 20.3.1 Pulse Train Output Modes Each pulse train output supports the following modes: - Pulse train - Bit pattern length - Square wave ### 20.3.1.1 Pulse Train Mode When Pulse Train *n* (*PTn*) is configured in pulse train mode, the configuration also includes the bit length (up to 32-bits) of the custom pulse train. This is configured using the 5-bit field *PTn\_RATE\_LENGTH.mode* as follows: ``` PTn_RATE_LENGTH.mode = 1 (PTn configured in Square Wave mode) PTn_RATE_LENGTH.mode > 1 (PTn configured in pulse train mode. The value of mode is the pattern bit length.) PTn_RATE_LENGTH.mode = 0 (PTn configured for pulse train mode, 32-bit pattern) ``` Maxim Integrated Page 317 of 347 #### 20.3.1.2 In Pulse Train Mode, Set the Bit Pattern If an output is set to pulse train mode, then configure a custom bit pattern from 2-bits to 32-bits in length in the 32-bit register *PTn\_TRAIN*. The pattern is shifted out least significant bit (LSB) first. If the output is configured in Square Wave mode, then the *PTn\_TRAIN* register is ignored. Equation 20-1: Pulse Train Mode Output Function $PTn\_TRAIN = [Bit pattern for PTn]$ #### 20.3.1.3 Synchronize Two or More Outputs, if Needed The write-only register *PTG\_RESYNC* "PT Global Resync" allows two or more outputs to be reset and synchronized. Write to any bit in *PTG\_RESYNC* to simultaneously reset any outputs in pulse train mode to the beginning of the pattern (the LSB) set in the *PTn\_TRAIN* bit-pattern register, and reset the output to 0 for outputs in Square Wave mode. #### 20.3.1.4 Pulse Train Loop Mode By default, a pulse train engine runs indefinitely until it is disabled by the software. A pulse train engine can be configured to repeat its pattern a specified number of times, called Loop mode. To select Loop mode, write a non-zero value to the 16-bit field *PTn\_LOOP.count*. When the pulse train engine is enabled, this field decrements by 1 each time a complete pattern is shifted through the output pin. When the count reaches 0, the output is halted, and the corresponding flag in the *PTG\_INTFL* register is set. #### 20.3.1.5 Pulse Train Loop Delay If the pulse train is configured in Loop mode, a delay can be inserted after each repeated output pattern. To enable a delay, write the 12-bit field *PTn\_LOOP.delay* with the number of Peripheral Clock cycles to delay between the most significant bit (MSB) of the last pattern to the least-significant bit (LSB) of the next pattern. During this delay, the output is held at the MSB of the last pattern. If the loop counter has not reached 0, then it is decremented when the next pattern starts. #### 20.3.1.6 Pulse Train Automatic Restart Mode When an engine in pulse train mode is in Loop mode and stops when the loop count reaches 0, this is called a Stop Event. A Stop Event can optionally trigger one or more pulse trains to restart from the beginning. This is called Automatic Restart mode. While only pulse train engines operating in pulse train mode can operate in Loop mode and can optionally restart a pulse train engine, Automatic Restart mode can trigger pulse train engines operating in pulse train mode or in Square Wave mode. If a running pulse train engine is triggered by another pulse train's Stop Event, Automatic Restart restarts the running pulse train engine from the beginning of its pattern. If a pulse train engine is triggered by another pulse train's Stop Event, and it is not running, Automatic Restart sets the enable bit to 1, and starts the pulse train engine. The settings for this mode are contained in the *PTn\_RESTART* register for each pulse train engine. Note that the configuration for automatic restart is set using the pulse engine(s) triggered by the automatic restart, not the pulse train engine(s) that trigger the automatic restart. For example, the PT8\_RESTART register configures which pulse train engine triggers PT8 to restart. Each pulse train engine can be configured to perform an Automatic Restart when it detects a Stop Event from one or two pulse trains. If $PTn_RESTART.on_pt_x_loop_exit = 1$ , then pulse train engine n automatically restarts when it detects a Stop Event from pulse train x, where x is the value in the 5-bit field $PTn_RESTART.pt_x_select$ . If PTn\_RESTART.on\_pt\_y\_loop\_exit = 1, then pulse train engine n automatically restarts when it detects a Stop Event from pulse train y, where y is the value in 5-bit field PTn\_RESTART.pt\_y\_select. A pulse train engine can be configured to restart on its own Stop Event, allowing the pulse train to run indefinitely. Maxim Integrated Page 318 of 347 Each individual pulse train can be configured for: - No automatic restart. - Automatic restart triggered by a stop event from Pulse Train x only. - Automatic restart triggered by a stop event from Pulse Train y only. - Automatic restart triggered by a stop event from both Pulse Train x and Pulse Train y. ## 20.4 Enabling and Disabling a Pulse Train Output The *PTG\_ENABLE* register is used to enable and disable each of the individual pulse train outputs. Enable a given pulse train output by setting the respective bit in the *PTG\_ENABLE* register. Halt a pulse train output by clearing the respective bit in the *PTG\_ENABLE* register. Note: Prior to changing a pulse train output's configuration, the corresponding pulse train output should be halted to prevent unexpected behavior. ## 20.5 Atomic Pulse Train Output Enable and Disable Deterministic enable and disable operations are critical for pulse train outputs that must be synchronized in an application. The *PTG\_ENABLE* register does not perform atomic access directly. Atomic operations are supported using the registers *PTG\_SAFE\_EN, PTG\_SAFE\_DIS*. For most pulse train peripherals, enabling and disabling individual pulse trains is performed by setting and clearing bits in the global enable/disable register, which for this peripheral is *PTG\_ENABLE*. For most Arm Cortex-M microcontrollers, this is usually done by bit banding. Because bit banding performs a read, modify, write (RMW), some pulse trains could start and end during the RMW operation, often with unpredictable results. To ensure safe and predictable operation, two additional registers are used to enable and disable the outputs. #### 20.5.1 Pulse Train Atomic Enable The global safe enable register, *PTG\_SAFE\_EN*, is a write-only register. To safely enable outputs without a RMW, write a 32-bit value to this register with a 1 in the bit positions corresponding to the pulse train engines to be enabled. This immediately sets to 1 the corresponding bits in the *PTG\_ENABLE* register to 1, which enables the corresponding pulse train engine. Writing a 0 to any bit position in the *PTG\_SAFE\_EN* register has no effect on the state of the corresponding pulse train enable bit. If the corresponding pulse train engine is already enabled and running, writing a 1 to that bit position in the *PTG\_SAFE\_EN* register has no effect. ### 20.5.2 Pulse Train Atomic Disable The global safe disable register, *PTG\_SAFE\_DIS*, is a write-only register for disabling a pulse train engine without performing a RMW. To safely disable pulse train engines, write a 32-bit value to this register with a 1 in the bit positions corresponding to the pulse train engines to be disabled. This immediately clears to 0 the corresponding bits in *PTG\_ENABLE*, which disables the corresponding pulse train engines. Writing a 0 to any bit position in the *PTG\_SAFE\_DIS* register has no effect on the state of the corresponding pulse train enable bit. Bit banding is not supported for the *PTG\_ENABLE*, *PTG\_SAFE\_EN*, and *PTG\_SAFE\_DIS* registers and can have unpredictable results. Maxim Integrated Page 319 of 347 #### 20.6 Halt and Disable Once a pulse train engine is enabled and running, it continues to run until one of the following events stops the output: - The corresponding enable bit in the PTG\_ENABLE register is cleared to 0 to halt the output. - A 1 is written to the corresponding disable bit in the PTG SAFE DIS register to halt the output. - The corresponding resync bit in the PTG\_RESYNC register is cleared to 0 to halt and reset the output. - *PTn\_LOOP* was initialized to a non-zero value, and the loop count has reached 0 (this has no effect in Square Wave mode; it only applies to pulse train mode). When a pulse train is halted, the corresponding enable bit in PTG\_ENABLE is automatically cleared to 0. ## 20.7 Interrupts Each pulse train can generate an interrupt only if it is configured in pulse train mode, and the loop counter, *PTn\_LOOP*, was initialized to a non-zero number. When *PTn\_LOOP* counts down to 0, the corresponding status flag in the *PTG\_INTFL* register is set. If the corresponding interrupt enable bit in the *PTG\_INTEN* register is set, the event also generates an interrupt. ### 20.8 Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 20-1: Pulse Train Engine Register Summary | Offset | Register | Description | |----------|-----------------|-------------------------------------------| | [0x0000] | PTG_ENABLE | PT Global Enable/Disable Control Register | | [0x0004] | PTG_RESYNC | PT Global Resync Register | | [0x0008] | PTG_INTFL | PT Stopped Global Status Flags Register | | [0x000C] | PTG_INTEN | PT Global Interrupt Enable Register | | [0x0010] | PTG_SAFE_EN | PT Global Safe Enable Register | | [0x0014] | PTG_SAFE_DIS | PT Global Safe Disable Register | | [0x0020] | PTO_RATE_LENGTH | PTO Configuration Register | | [0x0024] | PTO_TRAIN | PTO Pulse Train Mode Bit Pattern Register | | [0x0028] | PTO_LOOP | PTO Loop Control Register | | [0x002C] | PTO_RESTART | PTO Automatic Restart Register | | [0x0030] | PT1_RATE_LENGTH | PT1 Configuration Register | | [0x0034] | PT1_TRAIN | PT1 Pulse Train Mode Bit Pattern Register | | [0x0038] | PT1_LOOP | PT1 Loop Control Register | | [0x003C] | PT1_RESTART | PT1 Automatic Restart Register | | [0x0040] | PT2_RATE_LENGTH | PT2 Configuration Register | | [0x0044] | PT2_TRAIN | PT2 Pulse Train Mode Bit Pattern Register | | [0x0048] | PT2_LOOP | PT2 Loop Control Register | | [0x004C] | PT2_RESTART | PT2 Automatic Restart Register | | [0x0050] | PT3_RATE_LENGTH | PT3 Configuration Register | | [0x0054] | PT3_TRAIN | PT3 Pulse Train Mode Bit Pattern Register | | [0x0058] | PT3_LOOP | PT3 Loop Control Register | | [0x005C] | PT3_RESTART | PT3 Automatic Restart Register | Maxim Integrated Page 320 of 347 ## 20.8.1 Register Details ## 20.8.1.1 Pulse Train Engine Global Enable/Disable Register This register enables each of the individual Pulse Trains. Write a 1 to the induvial Pulse Train enable bits to enable the corresponding Pulse Train. When, for a given Pulse Train, the *PTn\_LOOP.count* loop counter is set to a non-zero number, when the loop counter reaches zero then the given Pulse Train engine stops, and the corresponding enable bit in this register is cleared by the hardware. Table 20-2: Pulse Train Engine Global Enable/Disable Register | PT Globa | PT Global Enable/Disable Control | | | PTG_ENABLE | [0x0000] | |----------|----------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 | pt3 | R/W | 0 | Enable PT3 0: Disable 1: Enable Note: Disabling an active pulse train halts the o | output and does not generate a Stop Event. | | 2 | pt2 | R/W | 0 | Enable PT2 0: Disable 1: Enable Note: Disabling an active pulse train halts the o | output and does not generate a Stop Event. | | 1 | pt1 | R/W | 0 | Enable PT1 0: Disable 1: Enable Note: Disabling an active pulse train halts the o | output and does not generate a Stop Event. | | 0 | pt0 | R/W | 0 | Enable PTO 0: Disable 1: Enable Note: Disabling an active pulse train halts the output and does not generate a Stop Event | | Table 20-3: Pulse Train Engine Resync Register | PT Resync Register | | | | PTG_RESYNC | [0x0004] | |--------------------|-------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | | | | | Resync Control for PT3 Write 1 to reset the output of the pulse train restarted to the beginning of the output patt reset to 0. | , , | | 3 | pt3 | WO | - | Setting multiple bits simultaneously in this re 0: No effect 1: Reset/restart the pulse train. Note: Writing 1 has no effect if the correspond | | Maxim Integrated Page 321 of 347 | PT Resync Register | | | | PTG_RESYNC | [0x0004] | |--------------------|-------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Bits | Field | Access | Reset | Description | | | | | | | Resync Control for PT2 Write 1 to reset the output of the pulse train restarted to the beginning of the output pattereset to 0. | ern. For square wave, mode the output is | | 2 | pt2 | WO | - | Setting multiple bits simultaneously in this re 0: No effect 1: Reset/restart the pulse train. Note: Writing 1 has no effect if the correspon | | | 1 | pt1 | wo | - | Resync Control for PT1 Write 1 to reset the output of the pulse train. For pulse train mode, the output is restarted to the beginning of the output pattern. For square wave, mode the output is reset to 0. Setting multiple bits simultaneously in this register synchronizes the set outputs. 0: No effect 1: Reset/restart the pulse train. Note: Writing 1 has no effect if the corresponding pulse train is disabled. | | | 0 | pt0 | wo | - | Resync Control for PTO Write 1 to reset the output of the pulse train. For pulse train mode, the output is restarted to the beginning of the output pattern. For square wave, mode the output is reset to 0. Setting multiple bits simultaneously in this register synchronizes the set outputs. 0: No effect 1: Reset/restart the pulse train. Note: Writing 1 has no effect if the corresponding pulse train is disabled. | | # Table 20-4:Pulse Train Engine Stopped Interrupt Flag Register | PT Stopped Interrupt Flag Register | | | | PTG_INTFL | [0x0008] | |------------------------------------|-------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 | pt3 | R/W1C | 0 | PT3 Stopped Status Flag This bit is set to 1 by the hardware when the corresponding pulse train is in p mode and the loop counter reaches 0. In square wave mode, this field is not write 1 to clear. | | | | | | | 1: Pulse Train is stopped. | | | 2 | pt2 | R/W1C | 0 | PT2 Stopped Status Flag This bit is set to 1 by the hardware when the mode and the loop counter reaches 0. In squ Write 1 to clear. | | | | | | | 1: Pulse Train is stopped. | | | 1 | pt1 | R/W1C | 0 | PT1 Stopped Status Flag This bit is set to 1 by the hardware when the mode and the loop counter reaches 0. In squ Write 1 to clear. | | | | | | | 1: Pulse Train is stopped. | | Maxim Integrated Page 322 of 347 | PT Stopped Interrupt Flag Register | | | | PTG_INTFL | [0x0008] | |------------------------------------|-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | t Description | | | 0 | pt0 | R/W1C | 0 | PTO Stopped Status Flag This bit is set to 1 by the hardware when the mode and the loop counter reaches 0. In squ Write 1 to clear. 1: Pulse Train is stopped. | | Table 20-5: Pulse Train Engine Interrupt Enable Register | PT Interrupt Enable Register | | | | PTG_INTEN | [0x000C] | |------------------------------|-------|---------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 pt3 | pt3 | R/W | 0 | PT3 Interrupt Enable Write 1 to enable the interrupt for the corres PTG_INTFL register. | ponding PT when the flag is set in the | | | | | | 0: Disabled<br>1: Enabled | | | 2 | pt2 | t2 R/W | 0 | PT2 Interrupt Enable Write 1 to enable the interrupt for the corres PTG_INTFL register. 0: Disabled | ponding PT when the flag is set in the | | | | | | 1: Enabled | | | 1 | 1 pt1 | R/W | PT1 Interrupt Enable Write 1 to enable the interrupt for the correspond PTG_INTFL register. | ponding PT when the flag is set in the | | | | | | | 0: Disabled<br>1: Enabled | | | 0 | pt0 | pt0 R/W | 0 | PTO Interrupt Enable Write 1 to enable the interrupt for the corres PTG_INTFL register. | ponding PT when the flag is set in the | | | | | | 0: Disabled<br>1: Enabled | | ## 20.8.1.2 Pulse Train Engine Safe Enable Register A 32-bit value written to this register performs an immediate binary OR with the contents of *PTG\_ENABLE*. The result is immediately stored in the *PTG\_ENABLE*. Table 20-6: Pulse Train Engine Safe Enable Register | Pulse Train Engine Safe Enable Register | | | ster | PTG_SAFE_EN | [0x0010] | |-----------------------------------------|-------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 | pt3 | wo | - | Safe Enable Control for PT3 Writing a 1 to this field sets the PTG_ENABLE.pt3 field to 1. 0: No effect 1: Enable corresponding pulse train. | | | 2 | pt2 | wo | - | Safe Enable Control for PT2 Writing a 1 to this field sets the PTG_ENABLE.pt2 field to 1. 0: No effect 1: Enable corresponding pulse train. | | Maxim Integrated Page 323 of 347 | Pulse Train Engine Safe Enable Register | | | ster | PTG_SAFE_EN | [0x0010] | |-----------------------------------------|-------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Bits | Field | Access | Reset | Description | | | 1 | pt1 | wo | ı | Safe Enable Control for PT1 Writing a 1 to this field sets the PTG_ENABLE. 0: No effect 1: Enable corresponding pulse train. | <i>pt1</i> field to 1. | | 0 | pt0 | wo | - | Safe Enable Control for PT0 Writing a 1 to this field sets the PTG_ENABLE.pt0 field to 1. 0: No effect 1: Enable corresponding pulse train. | | ## 20.8.1.3 Pulse Train Engine Safe Disable Register A 32-bit value written to this register performs an immediate binary OR with the contents of *PTG\_ENABLE*. The result is immediately stored in the *PTG\_ENABLE*. Table 20-7: Pulse Train Engine Safe Disable Register | Pulse Train Engine Safe Disable Register | | | ister | PTG_SAFE_DIS | [0x0014] | |------------------------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 | pt3 | wo | - | Safe Disable Control for PT3 Writing a 1 to this field clears the PTG_ENABLE.pt3 field. 0: No effect 1: Disable corresponding pulse train. | | | 2 | pt2 | wo | - | Safe Disable Control for PT2 Writing a 1 to this field clears the PTG_ENABLE.pt2 field. 0: No effect 1: Disable corresponding pulse train. | | | 1 | pt1 | wo | - | Safe Disable Control for PT1 Writing a 1 to this field clears the PTG_ENABL 0: No effect 1: Disable corresponding pulse train. | LE.pt1 field. | | 0 | pt0 | wo | - | Safe Disable Control for PTO Writing a 1 to this field clears the PTG_ENABLE.ptO field. 0: No effect 1: Disable corresponding pulse train. | | ## 20.8.1.4 Pulse Train Registers Table 20-8: Pulse Train Engine Configuration Register | Pulse Train n Configuration Register | | | | PTn_RATE_LENGTH | [0x0020] | | | |--------------------------------------|------|------------|-----------------------------------|--------------------------------------------------------------------------------------------|---------------------------------|--|--| | Bits Field Access Reset | | | Reset | Description | escription | | | | | | | | Square Wave or Pulse Train Output Mode Sets either pulse train mode with length, or Square | Wave mode. | | | | | | | | 0: Pulse train mode, 32-bits long.<br>1: Square Wave mode. | | | | | 31:27 | mode | mode R/W 1 | 2: Pulse train mode, 2-bits long. | | | | | | | | | | 3: Pulse train mode, 3-bits long. | | | | | | | | | 31: Pulse train mode, 31-bits long. | | | | | | | | | Note: If this field is set to 1, square wave mode, the | PTn_TRAIN register is not used. | | | Maxim Integrated Page 324 of 347 | Pulse Tra | Pulse Train n Configuration Register | | | PTn_RATE_LENGTH [0x0020] | | [0x0020] | | | |-----------|--------------------------------------|--------|-------|--------------------------|--------------------------|--------------------------------------------------------------------------------------|--|--| | Bits | Field | Access | Reset | Description | | | | | | 26:0 | rate_control | R/W | 0 | | ut for PT <i>n</i> chang | ges state by setting the divisor of the PT I other values, the following equation is | | | # Table 20-9: Pulse Train Mode Bit Pattern Register | Pulse Train Mode Bit Pattern | | | | PTn_TRAIN | [0x0024] | |------------------------------|-----------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | ptn_train | R/W | 0 | Pulse Train Mode Bit Pattern Write the repeating bit pattern that is shifted train mode. Set the bit pattern length with the Note: This register is ignored in Square Wave Note: 0x0000 0000 and 0x0001 0000 are involved. | ne PTn_RATE_LENGTH.mode field. mode. | ### Table 20-10: Pulse Train n Loop Configuration Register | Pulse Tra | Pulse Train Loop Configuration | | | PTn_LOOP | [0x0028] | | | |-----------|--------------------------------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Bits | Field | Access | Reset | Description | | | | | 31:28 | - | RO | 0 | Reserved | | | | | 27:16 | delay | R/W | 0 | Pulse Train Delay Between Loops Sets the delay, in number of peripheral clock cycles, that the output pauses between loops. The PTn_LOOP.count is decremented after the delay. Note: This field is ignored if firmware writes 0 to PTn_LOOP.count field. | | | | | 15:0 | count | R/W | 0 | Pulse Train Loop Countdown Sets the number of times a pulse train pattern is repeated until it automatically stops. Reading this field returns the number of loops remaining. When this field counts down to zero, the corresponding pulse train's interrupt flag is set in the PTG_INTFL register. Writing this field to 0 to repeat the pulse train pattern indefinitely. Note: This field is ignored in square wave mode. | | | | # Table 20-11: Pulse Train n Automatic Restart Configuration Register | Pulse Train Automatic Restart Configuration | | | | PTn_RESTART | [0x002C] | |---------------------------------------------|-------|--------|-------|-------------|----------| | Bits | Field | Access | Reset | Description | | | 31:16 | - | RO | 0 | Reserved | | Maxim Integrated Page 325 of 347 | Pulse Tra | ain Automatic Restart | Configura | tion | PTn_RESTART | [0x002C] | | |-------------|-----------------------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 15 | on_pt_y_loop_exit | R/W | 0 | <ul> <li>Enable Automatic Restart for This Pulse Train on PTy Stop Event</li> <li>0: Disable automatic restart.</li> <li>1: When PTy has a stop event, automatically restart this pulse train from the beginning of its pattern.</li> </ul> | | | | 14:11 | - | RO | 0 | Reserved | | | | 12:8 | pt y select | R/W | 0 | pulse train mode. 0: PT0 | ssociated with PTy. This engine must be in | | | pt_y_select | | ., | | 1: PT1<br>2: PT2<br>3: PT3<br>4 - 31: Reserved | | | | 7 | on_pt_x_loop_exit | R/W | 0 | Enable Automatic Restart for this Pulse Train on a PTn Stop Event 0: Disable automatic restart 1: When PTn has a stop event, automatically restart the pulse train from the beginning of its pattern. | | | | 6:5 | - | RO | 0 | Reserved | | | | | | | | pulse train mode. | ssociated with <i>PTn</i> . This engine must be in | | | 4:0 | pt_x_select | R/W | 0 | 0: PT0<br>1: PT1<br>2: PT2<br>3: PT3<br>4 - 31: Reserved | | | Maxim Integrated Page 326 of 347 ### 21. CRC The cyclic redundancy check (CRC) engine performs CRC calculations on data stored in SRAM. The CRC engine cannot directly perform a CRC of data stored in flash memory. The features include: - User-definable polynomials up to x<sup>32</sup> (33 terms). - DMA support. - Optional automatic byte swap of data input and calculated output. - Most-significant bit or least-significant bit data input and calculated output. An *n*-bit CRC can detect the following types of errors: - Single-bit errors. - Two-bit errors for block lengths less than 2<sup>k</sup> where k is the order of the longest irreducible factor of the polynomial. - Odd numbers of errors for polynomials with the parity polynomial (x+1) as one of its factors (polynomials with an even number of terms). - Burst errors less than *n*-bits. In general, all but 1 out of $2^n$ errors are detected: - 99.998% for a 16-bit CRC. - 99.99999998% for a 32-bit CRC. ### 21.1 Instances Instances of the peripheral are listed in Table 21-1. Table 21-1: MAX32655 CRC Instances | Instance | Maximum<br>Number of Terms | DMA Support | Big- and<br>Little-Endian | |----------|----------------------------|-------------|---------------------------| | CRC | 33 (2 <sup>32</sup> ) | Yes | Yes | ### **21.2** Usage A CRC value is often appended to the end of a data exchange between a transmitter and receiver. The transmitter appends the calculated CRC to the end of the transmission. The receiver independently calculates a CRC on the data it received, the result should be a known constant if the data and CRC were received error-free. The software must configure the CRC polynomial, the starting CRC value, and endianness of the data. Once configured, the firmware or the standard DMA engine transfers the data in either 8-bit, 16-bit, or 32-bit words to the CRC engine by writing to the CRC\_DATAIN32.data field. The hardware automatically sets the CRC\_CTRL.busy field to 1 while the CRC engine is calculating a CRC over the input data; the software must not access any of the CRC registers until the CRC\_CTRL.busy field reads 0. The CRC value, CRC\_VAL.value, is updated by the hardware after each write of data to the CRC\_DATAIN32.data field. The software or the standard DMA engine must track the data transferred to the CRC engine to determine when the CRC is finalized. Because the receiving end calculates a new CRC on both the data and received CRC, send the received CRC in the correct order, so the highest-order term of the CRC is shifted through the generator first. Because data is typically shifted through the generator LSB first, this means the CRC is reversed bitwise, with the highest-order term of the remainder in the LSB position. Software CRC algorithms typically manage this by calculating everything backwards. They reverse the polynomial and do right shifts on the data. The resulting CRC ends up being bit swapped and in the correct format. By default, the CRC is calculated using the LSB first (CRC\_CTRL.msb = 0.) When calculating the CRC using MSB first data, the software must set CRC\_CTRL.msb to 1. Maxim Integrated Page 327 of 347 When calculating the CRC on data LSB first, the polynomial should be reversed so that the coefficient of the highest power term is in the LSB position. The largest term, $x^n$ , is implied (always one) and should be omitted when writing to the *CRC\_POLY* register. This is necessary because the polynomial is always one bit larger than the resulting CRC, so a 32-bit CRC has a polynomial with 33 terms ( $x^0 ext{...} x^{32}$ ). Table 21-2: Organization of Calculated Result in CRC\_VAL.value | CRC_CTRL.msb | CRC_CTRL.byte_swap_out | Order | | |--------------|------------------------|----------------------------------------------------------|--| | 0 | 0 | The CRC value returned is the raw value | | | 1 | 0 | The CRC value returned is mirrored, but not byte swapped | | | 0 | 1 | The CRC value returned is byte swapped, but not mirrored | | | 1 | 1 | The CRC value returned is mirrored and then byte swapped | | By default, the CRC engine calculates the CRC on the LSB of the data first. The CRC can be calculated on the MSB of the data first by setting the CRC\_CTRL.msb field to 1. The CRC polynomial register, CRC\_POLY, must be left justified. The hardware implies the MSB of the polynomial just as it does when calculating the CRC LSB first. The LSB position of the polynomial must be set; this defines the length of the CRC. The initial value of the CRC, CRC\_VAL.value, must also be left justified. When the CRC calculation is complete using MSB first, the software must right shift the calculated CRC value, CRC\_VAL.value, by right shifting the output value if the CRC polynomial is less than 32-bits. # 21.3 Polynomial Generation The CRC can be configured for any polynomial up to $x^{32}$ (33 terms) by writing to the CRC\_POLY.poly field. Table 21-3 shows common CRC polynomials. The reset value of the *CRC\_POLY.poly* field is the *CRC-32 Ethernet* polynomial. This polynomial is used by Ethernet and file compression utilities such as zip or gzip. Note: Only write to the CRC polynomial register, CRC POLY.poly, when the CRC CTRL.busy field is 0. Table 21-3: Common CRC Polynomials | Algorithm | Polynomial Expression | Order | Polynomial | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------| | CRC-32 Ethernet | X <sup>32</sup> +X <sup>26</sup> +X <sup>23</sup> +X <sup>22</sup> +X <sup>16</sup><br>+X <sup>12</sup> +X <sup>11</sup> +X <sup>10</sup> +X <sup>8</sup> +X <sup>7</sup><br>+X <sup>5</sup> +X <sup>4</sup> +X <sup>2</sup> +X <sup>1</sup> +X <sup>0</sup> | LSB | 0xEDB8 8320 | | CRC-CCITT | $x^{16}+x^{12}+x^5+x^0$ | LSB | 0x0000 8408 | | CRC-16 | $x^{16}+x^{15}+x^2+x^0$ | LSB | 0x0000 A001 | | USB Data | $x^{16}+x^{15}+x^2+x^0$ | MSB | 0x8005 0000 | | Parity | x <sup>1</sup> +x <sup>0</sup> | LSB | 0x0000 0001 | ### 21.4 Calculations Using Firmware Writes to FIFO The software can perform CRC calculations by writing directly to the *CRC\_DATAIN32.data* field. Each write to the *CRC\_DATAIN32.data* field triggers the hardware to compute the CRC value. The software is responsible for loading all data for the CRC into the *CRC\_DATAIN32.data* field. When complete, the result is read from the *CRC\_VAL.value* field. Use the following procedure to calculate a CRC value by writing to the FIFO: - 1. Disable the CRC peripheral by setting the field CRC\_CTRL.en to 0. - 2. Configure the following fields for the desired input and output data formats: - a. CRC CTRL.msb - b. CRC CTRL.byte swap in - c. CRC\_CTRL.byte\_swap\_out Maxim Integrated Page 328 of 347 - 3. Configure the CRC polynomial by writing to the CRC\_POLY.poly field. - 4. Set the CRC initial value by writing to the CRC\_VAL.value field. - 5. Set the CRC CTRL.en field to 1 to enable the peripheral. - 6. Write a value to be processed to the CRC DATAIN32.data field. - a. The hardware automatically sets the CRC CTRL.busy field to 1 while performing the CRC. - 7. At the end of the calculation, the hardware automatically: - a. Clears the CRC\_CTRL.busy field to 0. - b. Loads the computed CRC value into the CRC VAL.value field. - 8. Repeat steps 6 and 7 until all input data is complete. - 9. Disable the CRC peripheral by clearing the CRC CTRL.en field to 0. - 10. Read the CRC value from the CRC\_VAL.value field. # 21.5 Calculations Using DMA The CRC engine requests new data from the DMA controller while the fields CRC\_CTRL.en and CRC\_CTRL.dma\_en are both set to 1. Enable the corresponding DMA interrupt to receive an interrupt event when the CRC engine completes the CRC of the input data. Use the following procedure to calculate a CRC value using the DMA: - 1. Set CRC\_CTRL.en = 0 to disable the peripheral. - 2. Configure the DMA - a. Set CRC CTRL.dma en = 1 to enable DMA mode. - 3. Configure the peripheral for the required input and output data formats using the following fields: - a. CRC\_CTRL.msb - b. CRC CTRL.byte swap in - c. CRC CTRL.byte swap out - 4. Configure the CRC polynomial by writing to the CRC POLY.poly field. - 5. Set the CRC initial value by writing to the CRC\_VAL.value field. - 6. Set the CRC CTRL.en field to 1 to enable the peripheral. - a. The hardware automatically clears the CRC CTRL.busy field to 0. - b. The DMA loads data into the CRC\_DATAIN32.data field. - 7. When the DMA operation completes, the hardware automatically: - a. Clears the CRC CTRL.busy field to 0. - b. Loads the new CRC value into the CRC\_VAL.value field. - c. Generates a DMA interrupt request. - 8. Disable the CRC peripheral by clearing the CRC\_CTRL.en field to 0. - 9. Read the CRC value from the CRC\_VAL.value field. Maxim Integrated Page 329 of 347 # 21.6 Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 21-4: CRC Register Summary | Offset | Name | Description | |----------|--------------|-------------------------| | [0x0000] | CRC_CTRL | CRC Control Register | | [0x0004] | CRC_DATAIN32 | CRC Data Input Register | | [0x0008] | CRC_POLY | CRC Polynomial Register | | [0x000C] | CRC_VAL | CRC Value Register | ### 21.6.1 Register Details Table 21-5: CRC Control Register | CRC Con | itrol | | | CRC_CTRL | [0x0000] | | |---------|---------------|--------|----------------------------|--------------------------------------|---------------------------------------|--| | Bits | Field | Access | Reset | Description | | | | 31:17 | - | RO | 0 | Reserved | | | | 16 | busy | R | 0 | CRC Busy | | | | | | | | 0: Not busy | | | | | | | | 1: Busy | | | | 15:5 | - | RO | 0 | Reserved | | | | 4 | byte_swap_out | R/W | 0 | Byte Swap CRC Value Output | | | | | | | | 0: CRC_VAL.value is not byte swapped | | | | | | | | 1: CRC_VAL.value is byte swapped | | | | 3 | byte_swap_in | R/W | 0 Byte Swap CRC Data Input | | | | | | | | | 0: CRC_DATAIN32.data is process | | | | | | | | 1: CRC_DATAIN32.data is process | ed most significant byte first | | | 2 | msb | R/W | 0 | Most Significant Bit Order | | | | | | | | 0: LSBit data first | | | | | | | | 1: MSBit data first (mirrored) | | | | 1 | dma_en | R/W | 0 | DMA Enable | | | | | | | | Set this field to 1 to enable a DMA | request when the output FIFO is full. | | | | | | | 0: Disabled | | | | | | | | 1: Enabled | | | | 0 | en | R/W | 0 | CRC Enable | | | | | | | | 0: Disabled | | | | | | | | 1: Enabled | | | Table 21-6: CRC Data Input 32 Register | CRC Data In 32-bit | | | | CRC_DATAIN32 [0x0004] | | |--------------------|-------|--------|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Rese | t Description | | | 31:0 | data | W | 0 | the byte and bit ordering of the dat | rd, half-word, or byte. See <i>Table 21-2</i> for details on a in this register. FCRC_CTRL.busy = 1 or CRC_CTRL.en = 0. | Maxim Integrated Page 330 of 347 # Table 21-7: CRC Polynomial Register | CRC Polynomial | | | | CRC_POLY | | [0x0008] | |----------------|-------|--------|-------------|----------|--------------------------------------|---------------------------------------------------| | Bits | Field | Access | Reset | : | Description | | | 31:0 | poly | R/W | 0xEDB8 8320 | | CRC Polynomial | | | | | | | | See Table 21-2 for details on the by | te and bit ordering of the data in this register. | # Table 21-8: CRC Value Register | CRC Valu | ie | | | CRC_VAL | [0x000C] | |----------|-------|--------|-------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 31:0 | value | R/W | 0 | register should only be read or writ | ter to set the initial state of the accelerator. This ten when <i>CRC_CTRL.busy</i> = 0. te and bit ordering of the data in this register. | Maxim Integrated Page 331 of 347 ### 22. AES The provided hardware AES accelerator performs calculations on blocks up to 128 bits. The features include: - Supports multiple key sizes: - 128 Bits - 192 Bits - 256 Bits - DMA support for both receive and transmit channels - Supports multiple key sources: - Encryption using the external AES key - Decryption using the external AES key - Decryption using the locally generated decryption key ### 22.1 Instances Instances of the peripheral are listed in *Table 22-1*. Disable the peripheral by clearing *AESn\_CTRL.en* = 0 before writing to any register field. Table 22-1: MAX32655 AES Instances | Instance | 128-Bit Key | 192-Bit Key | 256-Bit Key | DMA Support | |----------|-------------|-------------|-------------|-------------| | AES0 | Yes | Yes | Yes | Yes | # 22.2 Encryption of 128-Bit Blocks of Data Using FIFO AES operations are typically performed on 128-bit of data at a time. The simplest use case is to have software encrypt 128-bit blocks of data. The AESn\_CTRL.start field is unused in this case. - 1. Generate key. - 2. Wait for hardware to clear AESn\_STATUS.busy = 0. - 3. Clear AESn\_CTRL.en = 0 to disable the peripheral. - 4. If AESn\_STATUS.input\_em = 0, set AESn\_CTRL.input\_flush = 1 to flush the input FIFO. - 5. If AESn\_STATUS.output\_em = 0, set AESn\_CTRL.output\_flush = 1 to flush the output FIFO. - 6. Set AESn\_CTRL.key\_size to desired setting - 7. Configure AESn\_CTRL.type =00 (encryption with external key) - 8. If interrupts are desired, set AESn\_INTEN.done = 1 so that an interrupt will trigger at the end of the AES calculation. - 9. Set AESn CTRL.en = 1 to enable the peripheral. - 10. Write 4×32-bit words of data to AESn FIFO.data. The hardware starts the AES calculation. - 11. If AESn\_INTEN. done = 1, an interrupt triggers after the AES calculation is complete. - 12. If AESn\_INTEN.done= 0, the software should poll until AESn\_STATUS.busy = 0. - 13. Read 4 32-bit words from AESn\_FIFO.data (least significant word first). - 14. Repeat steps 9-13 until all 128-bit blocks have been processed. # 22.3 Encryption of 128-Bit Blocks Using DMA For this example, it is assumed that the DMA both reads and writes data to/from the AES. This is not a requirement. The AES could use DMA on one side and software on the other. It is required that for each DMA transmit request the DMA Maxim Integrated Page 332 of 347 writes 4×32-bit words of data into the AES. It is required that for each DMA receive request the DMA reads 4×32-bit words of data out of the AES. The AESn\_CTRL.start field is unused in this case. The state of AESn\_STATUS.busy and AESn\_INTFL.done are indeterminate during DMA operations. The software must clear AESn\_INTEN.done = 0 when using the DMA mode. Use the appropriate DMA interrupt instead to determine when the DMA operation is complete and the results can be read from AESn\_FIFO.data. Assuming the DMA is continuously filling the data input FIFO, the calculations complete in the following number of SYS\_CLK cycles: - 128-Bit key: 181 - 192-Bit key: 213 - 256-Bit key: 245 The procedure to use DMA encryption/decryption is: - 1. Generate key. - 2. Initialize the AES receive and transmit channels for the DMA controller. - 3. Wait for the hardware to clear AESn STATUS.busy = 0. - 4. Clear AESn\_CTRL.en = 0 to disable the peripheral. - 5. If AESn\_STATUS.input\_em = 0, set AESn\_CTRL.input\_flush = 1to flush the input FIFO. - 6. If AESn\_STATUS.output\_em = 0, set AESn\_CTRL.output\_flush = 1 to flush the output FIFO. - 7. Set AESn\_CTRL.key\_size to the desired setting. - 8. Configure the AES encryption type to use an external key by setting the field AESn CTRL.type to 0. - 9. Ensure AESn INTEN.done = 0 during DMA operations. - 10. Set AESn\_CTRL.en = 1 to enable the peripheral. - 11. The DMA fills the FIFO and hardware begins the AES calculation. - 12. When an AES calculation is completed, the AES hardware signals to the DMA that the data output FIFO is full and that it should be emptied. If the DMA does not empty the FIFO prior to the next calculation being complete, the hardware sets AESn\_STATUS.output\_full = 1. Step 11 and step 12 are repeated if the DMA has new data to write to the data input FIFO. Note that the interface from the DMA to the AES only works when the amount of data is a multiple of 128-bits. For non-multiples of 128-bits, the remainder after calculating all of the 128-bit blocks needs to be encrypted manually. Maxim Integrated Page 333 of 347 ## 22.4 Encryption of Blocks Less Than 128-Bits The AES engine automatically starts a calculation when 128 bits (four writes of 32 bits) occurs. Operations of less than 128-bits use the start field to initiate the AES calculation. - 1. Generate key. - 2. Wait for the hardware to clear AESn\_STATUS.busy = 0. - 3. Clear AESn CTRL.en = 0 to disable the peripheral. - 4. If AESn STATUS.input em =0, set AESn CTRL.input flush = 1 to flush the input FIFO. - 5. If AESN STATUS.output em =0, set AESN CTRL.output flush = 1 to flush the output FIFO. - 6. Set AESn\_CTRL.key\_size to desired setting. - 7. Configure AESn\_CTRL.type =00 (encryption with external key). - 8. If interrupts are desired, set AESn\_INTEN.done = 1 so that an interrupt triggers at the end of the AES calculation. - 9. Set AESn CTRL.en = 1 to enable the peripheral. - 10. Write from one to three 128 bits of data to AESn FIFO.data (least significant word first). - 11. Start the calculation manually by setting AESn\_CTRL.start = 1. - 12. If AESn\_INTEN.done = 1, an interrupt triggers after the AES calculation is complete. - 13. If AESn INTEN.done = 0, the software should poll until AESn STATUS.busy = 0. - 14. Read 4 32-bit words from AESn FIFO.data (least significant word first). # 22.5 Decryption Decryption of data is very similar to encryption. The only difference is in the setting of *AESn\_CTRL.type*. There are two settings of this field for decryption: - Decrypt with external key. - Decrypt with internal decryption key. The internal decryption key is generated during an encryption operation. It may be necessary to complete a dummy encryption prior to doing the first decryption to ensure that it is generated. ## 22.6 Interrupt Events The peripheral generates interrupts for the events shown in *Table 22-2*. Unless noted otherwise, each instance has its own independent set of interrupts, and higher-level flag and enable fields. Multiple events may set an interrupt flag and generate an interrupt if the corresponding interrupt enable is set. The flags must be cleared by the dsoftware in the ISR. Table 22-2: Interrupt Events | Event | Local Interrupt Flag | Local Interrupt Enable | |--------------------------|-----------------------|------------------------| | Data Output FIFO Overrun | AESn_INTFL.ov | AESn_INTEN.ov | | Key Zero | AESn_INTFL.key_zero | AESn_INTEN.key_zero | | Key Change | AESn_INTFL.key_change | AESn_INTEN.key_change | | Calculation Done | AESn_INTFL.done | AESn_INTEN.done | ### 22.6.1 Data Output FIFO Overrun When an AES calculation is completed, the AES will signal to the DMA that the Data Output FIFO is full and that it should be emptied. If the DMA does not empty the FIFO prior to the next calculation being complete, a data output FIFO overrun event occurs and the corresponding local interrupt flag is set. Maxim Integrated Page 334 of 347 ### 22.6.2 Key Zero Attempting a calculation with a key of all zeros generates a key zero event. ### 22.6.3 Key Change Writing to any key register while AESn\_STATUS.busy = 1 generates a key change event. ### 22.6.4 Calculation Done The transition of AESn\_STATUS.busy = 1 to AESn\_STATUS.busy = 0 generates a calculation done event. The calculation done event interrupt must be disabled when using the DMA. # 22.7 Registers See *Table 2-4* for the base address of this peripheral/module. If multiple instances of the peripheral are provided, each instance has its own independent set of the registers shown in *Table 22-3*. Register names for a specific instance are defined by replacing "n" with the instance number. As an example, a register PERIPHERALn\_CTRL resolves to PERIPHERALO\_CTRL and PERIPHERAL1\_CTRL for instances 0 and 1, respectively. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 22-3: AES Register Summary | Offset | Name | Description | |----------|-------------|-------------------------------| | [0x0000] | AESn_CTRL | AES Control Register | | [0x0004] | AESn_STATUS | AES Status Register | | [0x0008] | AESn_INTFL | AES Interrupt Flag Register | | [0x000C] | AESn_INTEN | AES Interrupt Enable Register | | [0x0010] | AESn_FIFO | AES Data FIFO | ### 22.7.1 Register Details Table 22-4: AES Control Register | AES Con | trol | | | AESn_CTRL | [0x0000] | | | |---------|--------------|--------|-------|-----------------------------------------------------------|-----------|--|--| | Bits | Field | Access | Reset | eset Description | | | | | 31:10 | - | RO | 0 | Reserved | | | | | 9:8 | type | R/W | 0 | Encryption Type | | | | | | | | | 00: Encryption using the external | AES key | | | | | | | | 01: Decryption using the external | l AES key | | | | | | | | 10: Decryption using the locally generated decryption key | | | | | | | | | 11: Reserved | | | | | 7:6 | key_size | R/W | 0 | <b>Encryption Key Size</b> | | | | | | | | | 00: 128 Bits | | | | | | | | | 01: 192 Bits | | | | | | | | | 10: 256 Bits | | | | | | | | | 11: Reserved | | | | | 5 | output_flush | W1 | 0 | Flush Data Output FIFO | | | | | | | | | This field will always read 0. | | | | | | | | | 0: No Action | | | | | | | | | 1: Flush | | | | Maxim Integrated Page 335 of 347 | AES Cont | AES Control | | | AESn_CTRL | [0x0000] | |----------|-------------|--------|-------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Reset | Description | | | 4 | input_flush | W1 | 0 | Flush Data Input FIFO This field always reads 0. | | | | | | | 0: No Action<br>1: Flush | | | 3 | start | W1 | 0 | | calculation regardless of the state of the data input<br>ulation on less than 128-bits of data since normally<br>data input FIFO is full. | | | | | | 1: Start calculation | | | 2 | dma_tx_en | R/W | 0 | DMA Request To Write Data Input 0: Disabled 1: Enabled. DMA request is gener | rated if the data input FIFO is empty. | | 1 | dma_rx_en | R/W | 0 | DMA Request To Read Data Outpu<br>0: Disabled<br>1: Enabled. DMA request is gener | rated if the data output FIFO is full. | | 0 | en | R/W | 0 | AES Enable 0: Disabled 1: Enabled. | | # Table 22-5: AES Status Register | AES Stat | us | | | AESn_STATUS | [0x0004] | |----------|-------------|--------|-------|-----------------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:5 | - | RO | 0 | Reserved | | | 4 | output_full | R | 0 | Output FIFO Full 0: Not full 1: Full | | | 3 | output_em | R | 0 | Output FIFO Empty 0: Not empty 1: Empty | | | 2 | input_full | R | 0 | Input FIFO Full 0: Not full 1: Full | | | 1 | input_em | R | 0 | Input FIFO Empty 0: Not empty 1: Empty | | | 0 | busy | R | 0 | AES Busy 0: Not busy 1: Busy | | # Table 22-6: AES Interrupt Flag Register | AES Inte | AES Interrupt Flag | | | AESn_INTFL [0x0008] | | |----------|--------------------|--------|-------|----------------------------------|----------| | Bits | Field | Access | Reset | Description | | | 31:4 | - | RO | 0 | Reserved | | | 3 | ov | W1C | 0 | Data Output FIFO Overrun Event I | nterrupt | | | | | | 0: No event | | | | | | | 1: Event occurred | | | 2 | key_zero | W1C | 0 | Key Zero Event Interrupt | | | | | | | 0: No event | | | | | | | 1: Event occurred | | Maxim Integrated Page 336 of 347 | AES Inte | AES Interrupt Flag | | | AESn_INTFL | | [0x0008] | |----------|--------------------|--------|----|------------|----------------------------------------------------------------|----------| | Bits | Field | Access | Re | set | Description | | | 1 | key_change | W1C | | 0 | Key Change Event Interrupt 0: No event 1: Event occurred | | | 0 | done | W1C | | 0 | Calculation Done Event Interrupt 0: No event 1: Event occurred | | # Table 22-7: AES Interrupt Enable Register | AES Inte | AES Interrupt Enable | | | | AESn_INTEN | [0x000C] | |----------|----------------------|--------|------|----|------------------------------------------------------------------------------------------------|-----------------| | Bits | Field | Access | Rese | et | Description | | | 31:4 | - | RO | 0 | | Reserved | | | 3 | ov | W1C | 0 | | Data Output FIFO Overrun Event Ir | nterrupt Enable | | | | | | | 0: Enabled | | | | | | | | 1: Disabled | | | 2 | key_zero | W1C | 0 | | Key Zero Event Interrupt Enable 0: Enabled 1: Disabled | | | 1 | key_change | W1C | 0 | | Key Change Event Interrupt Enable 0: Enabled 1: Disabled | | | 0 | done | W1C | 0 | | Calculation Done Event Interrupt E This event interrupt must be disable 0: Enabled 1: Disabled | | # Table 22-8: AES FIFO Register | AES Data | AES Data | | | | AESn_FIFO | [0x0010] | |----------|----------|--------|-----|----|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Access | Res | et | Description | | | 31:0 | data | R/W | 0 | | starts a calculation after four words written with the least significant wo | e data input FIFO. The hardware automatically<br>are written to this FIFO. The data should be<br>ord first.<br>In the data output FIFO. The least significant word is | Maxim Integrated Page 337 of 347 # 23. TRNG Engine The Maxim-supplied Universal Cryptographic Library (UCL) provides a function to generate random numbers intended to meet the requirements of commonly security validations. The entropy from one or more internal noise sources continually feeds a TRNG, the output of which is then processed by software and hardware to generate the number returned by the UCL function. Maxim works directly with the customer's accredited testing laboratory to provide any information regarding the TRNG needed to support the customer's validation requirements. The general information in this section is provided only for completeness; customers are expected to use the Maxim UCL for the generation of random number. The TRNG engine can also be used to generate AES keys by software using a Hardware Key Derivation Function (HKDF) and using the TRNG as input to the HKDF. ## **23.1** TRNG Registers See *Table 2-4* for the base address of this peripheral/module. See *Table 2-1* for an explanation of the read and write access of each field. Unless specified otherwise, all fields are reset on a system reset, soft reset, POR, and the peripheral-specific resets. Table 23-1: Register Summary | Offset | Register | Name | |----------|-------------|-----------------------| | [0x0000] | TRNG_CTRL | TRNG Control Register | | [0x0004] | TRNG_STATUS | TRNG Status Register | | [0x0008] | TRNG_DATA | TRNG Data Register | ### 23.1.1 Register Details Table 23-2: TRNG Control Register | Cryptogr | aphic Control | | | TRNG_CTRL | [0x0000] | | | | | |----------|---------------|--------|-------|---------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | Bits | Name | Access | Reset | Description | | | | | | | 31:16 | - | RO | 0 | Reserved | | | | | | | 15 | keywipe | R/W | 0 | Wipe Key Write this field to 1 to wipe the TRNG key. | | | | | | | 14:4 | - | RO | 0 | Reserved | | | | | | | 3 | keygen | R/W | 0 | Generate Key Write this field to 1 to generate a key using the TRNG. | | | | | | | 2 | - | RO | 0 | Reserved | | | | | | | 1 | rnd_ie | R/W | 0 | Random Number Interrupt Enable This bit enables an interrupt to be generated when TRNG_STATUS.rdy = 1. 0: Disabled | | | | | | | | | | | 1: Enabled | | | | | | | 0 | - | RO | 0 | Reserved | | | | | | Table 23-3: TRNG Status Register | TRNG Sta | atus | | | TRNG_STATUS [0x0004] | | | | | | | | | |----------|------|--------|-------|----------------------|--|--|--|--|--|--|--|--| | Bits | Name | Access | Reset | Description | | | | | | | | | | 31:1 | - | RO | 0 | Reserved | | | | | | | | | Maxim Integrated Page 338 of 347 | TRNG Sta | itus | | | TRNG_STATUS | [0x0004] | | | | | | | | |----------|------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--|--|--|--|--|--| | Bits | Name | Access | Reset | et Description | | | | | | | | | | 0 | rdy | R | 0 | Random Number Ready This bit is automatically cleared to 0 and a new TRNG_DATA.data is read. | ew random number is generated when | | | | | | | | | | | | | O: Random number generation in progress. The content of TRNG_DATA.data is invalid. 1: TRNG_DATA.data contains new 32-bit random data. An interrupt is generated if TRNG_CTRL.rnd_ie = 1 | | | | | | | | | # Table 23-4: TRNG Data Register | TRNG Da | ta | | | TRNG_DATA | [0x0008] | | | | | |---------|------|--------|-------|-----------------------------------------------------|---------------------------------------|--|--|--|--| | Bits | Name | Access | Reset | Description | | | | | | | 31:0 | data | RO | 0 | TRNG Data The 32-bit random number generated is ava | ilable here when TRNG_STATUS.rdy = 1. | | | | | Maxim Integrated Page 339 of 347 # 24. Bluetooth 5 Low Energy (LE) Radio Bluetooth 5 Low Energy (LE) radio is the latest version of the Bluetooth wireless communication standard. It is used for wireless headphones and other audio hardware, as well as for communication between various smart home and Internet of Things (IoT) devices. Devices operate in the unlicensed 2.4GHz ISM (Industrial, Scientific, Medical) band. A frequency-hopping transceiver is used to combat interference and fading. The system operates in the 2.4GHz ISM band at 2400MHz to 2483.5MHz. It uses 40 RF channels. These RF channels have center frequencies of $2402 + k \times 2MHz$ , where k = 0, ..., 39. Bluetooth 5 technology provides: - 1Mbps, 2Mbps, and Long Range coded (125kbps and 500kbps) data rates - Increased broadcast capability - Advertising packet up to 255 bytes - On-chip matching network to the antenna - Hardware on-the-fly encryption and decryption for lower power consumption - Supports mesh networking - Supports high-quality audio streaming (isochronous) - Low-power proprietary mode that supports 20kbps, 40kbps, 500kbps-MSK/GFSK, 1Mpbs-GFSK # 24.1 Power-Efficient Design The provided Bluetooth Low Energy radio is optimized for low-power operation. - Higher transmit power up to +9.5dbm - Low transmit current of 2.5mA at 0dbm at 3.3V - Low receive current of 1.5mA at 3.3V ### 24.2 Bluetooth Hardware Accelerator The dedicated Bluetooth hardware accelerator eliminates the need for application software to accommodate the strict timing requirements and restrictions. It transparently increases system performance while reducing overall power consumption of the Bluetooth system. ### 24.3 Arm Cordio®-B50 Software Stack Maxim provides the Arm Cordio®-B50 stack in library form. This provides application developers access to Bluetooth without validation and development of a software stack. The Arm Cordio-B50 software stack interfaces to the Bluetooth link layer running on dedicated hardware. The dedicated hardware for the stack enables the ultimate in power management for IoT applications. Cordio is a registered trademark of Arm Limited. Maxim Integrated Page 340 of 347 Pins ### Arm Cordio-B50 features the following: - C library for linking directly into an application development tool - · Host selects the PHY it needs to use at any given time enabling long range or higher bandwidth only when required - LE 1M - LE Coded S = 2 - LE Coded S = 8 - LE 2M - Bluetooth 5 advertising extension support for enabling next generation Bluetooth beacons - Larger packets and advertising channel offloading - Packets up to 255 octets long - Advertising packet chaining - Advertising sets - Periodic advertising - High-duty cycle non-connectable advertising - Sample applications using standard profiles built on the Arm Cordio-B50 software framework Figure 24-1: MAX32655 Bluetooth Stack Overview # HOST (Resides on the ARM Cortex-M4 CPU HOST CONTROLLER INTERFACE HARDWARE ACCELERATOR MAXIM INTEGRATED PROVIDED RADIO The interface has two device pins to connect to the off-chip user-provided antenna. The ANT device pin is the radio frequency signal pin and it should be routed through the ANT THRU device pin to the antenna. The ANT device pin is a $50\Omega$ source impedance driver. Maxim Integrated Page 341 of 347 # 24.4 Configuration The Radio and Hardware Accelerator requires a 32MHz external crystal specified in the data sheet. The CPU core hosting the Arm Cordio-B50 stack must run at a core speed greater than 32MHz. Perform the following steps to enable the Bluetooth radio: - 1. Set GCR\_BTLELDOCTRL.Idowen and set to GCR\_BTLELDOCTRL.Idowoen 1 to enable the internal Bluetooth LDO. - 2. Set GCR\_CLKCTRL.x32M\_en to 1. - 3. Wait for GCR\_CLKCTRL.x32M\_rdy to be set to 1. Do not access any Bluetooth registers beforehand. ### 24.4.1 Kick Starting the ERFO ### 24.5 Documentation The Arm Codio-B50 Stack Product Sheet and Profiles are available online at: https://www.arm.com/products/silicon-ip-wireless/wpan-software The Maxim MAX32655 Low-Power Arm Micro Toolchain for both iOS and Windows is available online at: https://www.maximintegrated.com/en/products/microcontrollers/MAX32655.html/tb\_tab2 This toolchain includes documentation of the Arm Cordio-B50 Stack and profile examples. Maxim Integrated Page 342 of 347 ### 25. Secure Boot The device provides a secure boot feature, which employs a digital signature feature to guarantee the integrity and authenticity of program memory before any execution of user software. The provided debug access port allows programming and debug capability through the JTAG interface. All versions of the bootloader provide the ability to permanently block read/write access to program memory. ### Bootloader features: - Application image digital signature guarantees integrity and authenticates program code. - Manufacturer and customer root key management. - Debugger and loading done through JTAG interface or SWD interface. - Trusted secure boot provides automatic program memory verification and authentication before execution after every reset. Root of Trust Starts with trusted software and the DeepCover® secure microcontroller hardware. The secure boot software stored in the microcontroller ROM is considered inherently trusted (i.e., the root of trust) because it cannot be modified. If this early software can be modified without control, trust cannot be guaranteed. "Early" means it is the first piece of software executed when the microcontroller is powered on. Hence, the requirement for inherent trustworthiness of this initial software. If this software is trustworthy, then it can be used for verifying the signature of the application before relinquishing the control of the microcontroller. At power-on, the device's microcontroller starts running the root-of-trust code from ROM. This code's primary task is to start the application code after successful verification of its signature. Verification of the signature is done using a public key previously loaded in the microcontroller using the device-specific method. These protected microcontrollers can still be used in their usual manner by developers for writing software, loading, and executing the software through the JTAG, and debugging. ### **25.1** Development Tools The information in this chapter is provided for completeness for customers who wish to understand the secure boot process. However, Maxim Integrated provides a complete software development kit that builds a complete application image. It is highly recommended that customers contact Maxim Integrated to get the latest productivity enhancing tools. The dedicated pins and features of the bootloader are shown in *Table 25-1*. Table 25-1: MAX32655 Bootloader Instances | Part Number | Activation Pins | Digital Signature<br>Algorithm | Secure Boot | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------| | MAX32655GXG+ | There are no dedicated bootloader activation pins. The secure boot is configured directly through the JTAG interface. RV_TCK: P1.0 RV_TMS: P1.1 RV_TDI: P1.2 RV_TDO: P1.3 | ECDSA-256 | Yes | ### 25.2 Secure Boot Following a reset, the device executes a secure boot from ROM to verify the integrity of the code in flash memory. This establishes the chain of trust that application execution relies on; the secure boot guarantees to the applications the platform they are running on is authorized and trustworthy. The secure boot also guarantees that the applications running on the platform are only the authorized ones, so only trusted applications can run on the platform. Maxim Integrated Page 343 of 347 Before executing program code, the secure ROM calculates the digital signature of the application image in flash memory using the previously loaded CRK. If the calculated value matches the digital signature stored at the end of the application image, the device exits the bootloader and begins execution of the user code. If the calculated value does not match the digital signature, either by an error in creation of the application image or corruption of flash memory, the device enters the shutdown mode (remain looping in the reset state) until a new SCP packet is sent that erases program memory. Figure 25-1: MAX32655 Secure Boot Flow # **25.3** Building the Application Image The application image is the data that gets physically programmed into program memory, regardless of the transmission protocol. The application image has a specific format shown in *Figure 25-2*. Maxim Integrated Page 344 of 347 Figure 25-2: MAX32655 Application Image | M walfaction lucate | | | 7 | | 7 | | | | | | | | | | 7 | | | 7 | | | P | Pad 0xFF | | | | | | | | | 7 | 7 | |---------------------------------------|----------|---|---|---|---|---|---|---|---|------|-----|-----|-----|-----|----|---|---|---|---|----|---|-----------|---|---|----|----|-----|--------------|----|---|---|---| | Application Image<br>Header (16Bytes) | Pad 0xFF | 8 | 7 | 7 | 9 | 7 | 9 | 7 | E | Ke C | uta | ble | Bij | nar | ý/ | 7 | / | 9 | 7 | | | to 4 Byte | 7 | 7 | 11 | 10 | / / | n In<br>ture | 77 | | 9 | 1 | | | | | 7 | | / | 2 | | / | | // | / | | 7 | | / | | | / | / | // | В | Boundary | | 2 | // | // | / | 7 | | / | / | 1 | The application image contains multiple parts: - Application image header, containing information about length of the execution binary and identification of the cryptographic protection method. - Executable binary, which is the compiled customer code. - A digital signature or checksum to verify the integrity and/or authenticate the application image header and the executable binary. - Padding as needed to the ensure the start and end of the executable binary align with the required boundaries. A detailed breakdown of the application image is detailed in *Table 25-2* Table 25-2: MAX32655 Application Image Structure | Element | Absolute Start Address within Application Image | Length (Range) | Value | | | | | | | | |---------------------------------------------------|-------------------------------------------------|-----------------------------|---------------------------------------------|--|--|--|--|--|--|--| | *Synchronization pattern | 0x0000 0000 | 16 bytes | 0x516A000100000001461A8CF5BF1421E4 | | | | | | | | | Digital Signature Address | 0x0000 0010 | 1 byte | Located at the end of the executable binary | | | | | | | | | *Padding | 0x0000 0014 | (0x0000_0014 - 0x0000_03FF) | 0x0xFF (fixed) | | | | | | | | | *Executable Binary Start Address | 0x0000 0400 | Var | 0x0000_0400 (fixed) | | | | | | | | | Terminal padding to 4 Byte boundary, if necessary | End of executable binary | 0<br>1B<br>2B<br>#B | N/A 0xFF 0xFFFFF 0xFFFFFF | | | | | | | | | *Application Image Signature | End of executable binary + terminal padding | 256 bits | ECDSA256 signature | | | | | | | | <sup>\*</sup> The customer must ensure the start of the executable binary is at address 0x0000 0400. ### 25.4 Root Key Management The secure boot performs authentication using the encryption type shown in *Table 25-1*. The keys are stored in non-volatile memory accessible to the secure boot ROM. The secure boot PKI is based on a Maxim Integrated Root Authority. The manufacturer root key (MRK) is stored in the ROM. The chips are delivered to customers without any customer key. Once the software is finalized and fully tested, and then audited and approved by a certification laboratory or an internal validation authority, it must be released. Releasing software for a secure boot requires one additional, crucial step: the binary executable code signature. Signing the code, in fact, "seals" the code (it cannot be further modified without those modifications being detected) and authenticates it (the identity of the approver is well established). The code is sealed because, if modified, the associated signature becomes invalid – the integrity of the digital signature is no longer complete. The code is also authenticated because it was signed by a unique, undisclosed, private key by its owner. The MAX32655 implements a simpler personalization method that requires only the CRK stored in internal, non-volatile memory. A trusted environment is needed to ensure that the intended public key is not replaced by a rogue key because the root of trust cannot verify this key. This key also must be internally protected to ensure there is no integrity issue with that key. Maxim Integrated Page 345 of 347 ### 25.4.1 Manufacturer Root Key (MRK) The MRK pair is owned by Maxim Integrated. It is not used on this device. ### 25.4.2 Customer Root Key (CRK) Devices are delivered to customers without any customer key. Customers generate their own CRK keypair using (typically) PCI PTS compliant tools. The public key, used for the digital signature, must be signed by Maxim Integrated. The signing procedure is described in the *CRK Certification* section. The customer must protect the secret part of its RSA key pair. Maxim Integrated cannot guarantee the chain of trust if this key is compromised. Maxim Integrated recommends the usage of a Host Security Module (HSM) or an equivalent hardware device providing physical protection to the secret part of the RSA key pair and complying with usual (PCI-PTS, FIPS 140-2) keys protection requirements. ### 25.4.3 CRK Certification The exchange of the unsigned CRK from the customer, and the return of the signed key must be done securely in procedure known as the PGP key ceremony: - 1. The designated customer contact person sends his PGP key by email to his Maxim Integrated Business Manager and confirms it through another channel (skype, phone call). - 2. The Maxim Integrated Business Manager sends by email the crk.certificate PGP public key. - 3. The customer sends the CRK public key value to Maxim Integrated by email: - a. The CRK is inserted in the body email. - b. The CRK is in hexadecimal format; the number 8903214<sub>10</sub> is coded as 87DA2E<sub>16</sub>. - c. The email address where to send the public key is crk.certificate@maximintegrated.com - d. The email shall explicitly contain the customer name and device part number. - e. The email shall be signed by the sender, using PGP. - 4. Maxim Integrated sends an email signed by the crk.certificate PGP key to the designated customer contact. This email has an attached zip file containing the secure boot initialization script and the secure activation script. # 25.5 Program Loading Programming is done through the device JTAG port, usually using a scripting program such as GDB. Once the binary executable is compiled, and the application image is built, the CRK must first be loaded onto the device. Maxim Integrated provides a Secure Boot Initialization script and a Secure Boot Activation script to be loaded immediately before and after, respectively, the application Image. The procedure used is: - 1. Activate JTAG interface. - 2. Execute the Secure Boot Initialization script. - 3. Load the application image. - 4. Execute the Secure Boot Activation script. - 5. Reset the device. The secure boot feature is now enabled, and the device now performs a secure boot following all resets. Maxim Integrated Page 346 of 347 # 26. Revision History Table 26-1: Revision History | REVISO<br>NUMBE | | DESCRIPTION | PAGES CHANGED | |-----------------|---------|-----------------|---------------| | 0 | 03/2021 | Initial Release | - | Maxim Integrated Page 347 of 347